Message ID | 20220131110201.2303275-7-philipp.tomsich@vrull.eu |
---|---|
State | New |
Headers | show |
Series | target/riscv: Add XVentanaCondOps and supporting infrastructure changes | expand |
On Mon, Jan 31, 2022 at 9:23 PM Philipp Tomsich <philipp.tomsich@vrull.eu> wrote: > > This adds the decoder and translation for the XVentanaCondOps custom > extension (vendor-defined by Ventana Micro Systems), which is > documented at https://github.com/ventanamicro/ventana-custom-extensions/releases/download/v1.0.0/ventana-custom-extensions-v1.0.0.pdf > > This commit then also adds a guard-function (has_XVentanaCondOps_p) > and the decoder function to the table of decoders, enabling the > support for the XVentanaCondOps extension. > > Signed-off-by: Philipp Tomsich <philipp.tomsich@vrull.eu> > Reviewed-by: Richard Henderson <richard.henderson@linaro.org> > > --- > > (no changes since v3) > > Changes in v3: > - rename to trans_xventanacondops.c.inc (i.e. with the '.c') > - (in MATERIALISE_EXT_PREDICATE) don't annotate the predicate function > for testing the availability of individual extensions as 'inline' > and don't make CPURISCVState* visible to these predicate functions > > Changes in v2: > - Split off decode table into XVentanaCondOps.decode > - Wire up XVentanaCondOps in the decoder-table > > target/riscv/XVentanaCondOps.decode | 25 ++++++++++++ > target/riscv/cpu.c | 3 ++ > target/riscv/cpu.h | 3 ++ > .../insn_trans/trans_xventanacondops.c.inc | 39 +++++++++++++++++++ > target/riscv/meson.build | 1 + > target/riscv/translate.c | 12 ++++++ > 6 files changed, 83 insertions(+) > create mode 100644 target/riscv/XVentanaCondOps.decode > create mode 100644 target/riscv/insn_trans/trans_xventanacondops.c.inc > > diff --git a/target/riscv/XVentanaCondOps.decode b/target/riscv/XVentanaCondOps.decode > new file mode 100644 > index 0000000000..5aef7c3d72 > --- /dev/null > +++ b/target/riscv/XVentanaCondOps.decode > @@ -0,0 +1,25 @@ > +# > +# RISC-V translation routines for the XVentanaCondOps extension > +# > +# Copyright (c) 2022 Dr. Philipp Tomsich, philipp.tomsich@vrull.eu > +# > +# SPDX-License-Identifier: LGPL-2.1-or-later > +# > +# Reference: VTx-family custom instructions > +# Custom ISA extensions for Ventana Micro Systems RISC-V cores > +# (https://github.com/ventanamicro/ventana-custom-extensions/releases/download/v1.0.0/ventana-custom-extensions-v1.0.0.pdf) > + > +# Fields > +%rs2 20:5 > +%rs1 15:5 > +%rd 7:5 > + > +# Argument sets > +&r rd rs1 rs2 !extern > + > +# Formats > +@r ....... ..... ..... ... ..... ....... &r %rs2 %rs1 %rd > + > +# *** RV64 Custom-3 Extension *** > +vt_maskc 0000000 ..... ..... 110 ..... 1111011 @r > +vt_maskcn 0000000 ..... ..... 111 ..... 1111011 @r > diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c > index 1cb0436187..6df07b8289 100644 > --- a/target/riscv/cpu.c > +++ b/target/riscv/cpu.c > @@ -734,6 +734,9 @@ static Property riscv_cpu_properties[] = { > DEFINE_PROP_BOOL("zbc", RISCVCPU, cfg.ext_zbc, true), > DEFINE_PROP_BOOL("zbs", RISCVCPU, cfg.ext_zbs, true), > > + /* Vendor-specific custom extensions */ > + DEFINE_PROP_BOOL("xventanacondops", RISCVCPU, cfg.ext_XVentanaCondOps, false), > + > /* These are experimental so mark with 'x-' */ > DEFINE_PROP_BOOL("x-j", RISCVCPU, cfg.ext_j, false), > /* ePMP 0.9.3 */ > diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h > index 1175915c0d..aacc997d56 100644 > --- a/target/riscv/cpu.h > +++ b/target/riscv/cpu.h > @@ -329,6 +329,9 @@ struct RISCVCPUConfig { > bool ext_zve32f; > bool ext_zve64f; > > + /* Vendor-specific custom extensions */ > + bool ext_XVentanaCondOps; > + > char *priv_spec; > char *user_spec; > char *bext_spec; > diff --git a/target/riscv/insn_trans/trans_xventanacondops.c.inc b/target/riscv/insn_trans/trans_xventanacondops.c.inc > new file mode 100644 > index 0000000000..b8a5d031b5 > --- /dev/null > +++ b/target/riscv/insn_trans/trans_xventanacondops.c.inc > @@ -0,0 +1,39 @@ > +/* > + * RISC-V translation routines for the XVentanaCondOps extension. > + * > + * Copyright (c) 2021-2022 VRULL GmbH. > + * > + * This program is free software; you can redistribute it and/or modify it > + * under the terms and conditions of the GNU General Public License, > + * version 2 or later, as published by the Free Software Foundation. > + * > + * This program is distributed in the hope it will be useful, but WITHOUT > + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or > + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for > + * more details. > + * > + * You should have received a copy of the GNU General Public License along with > + * this program. If not, see <http://www.gnu.org/licenses/>. > + */ > + > +static bool gen_condmask(DisasContext *ctx, arg_r *a, TCGCond cond) This should also have a vendor prefix Otherwise: Reviewed-by: Alistair Francis <alistair.francis@wdc.com> Alistair > +{ > + TCGv dest = dest_gpr(ctx, a->rd); > + TCGv src1 = get_gpr(ctx, a->rs1, EXT_NONE); > + TCGv src2 = get_gpr(ctx, a->rs2, EXT_NONE); > + > + tcg_gen_movcond_tl(cond, dest, src2, ctx->zero, src1, ctx->zero); > + > + gen_set_gpr(ctx, a->rd, dest); > + return true; > +} > + > +static bool trans_vt_maskc(DisasContext *ctx, arg_r *a) > +{ > + return gen_condmask(ctx, a, TCG_COND_NE); > +} > + > +static bool trans_vt_maskcn(DisasContext *ctx, arg_r *a) > +{ > + return gen_condmask(ctx, a, TCG_COND_EQ); > +} > diff --git a/target/riscv/meson.build b/target/riscv/meson.build > index a3997ed580..91f0ac32ff 100644 > --- a/target/riscv/meson.build > +++ b/target/riscv/meson.build > @@ -4,6 +4,7 @@ dir = meson.current_source_dir() > gen = [ > decodetree.process('insn16.decode', extra_args: ['--static-decode=decode_insn16', '--insnwidth=16']), > decodetree.process('insn32.decode', extra_args: '--static-decode=decode_insn32'), > + decodetree.process('XVentanaCondOps.decode', extra_args: '--static-decode=decode_XVentanaCodeOps'), > ] > > riscv_ss = ss.source_set() > diff --git a/target/riscv/translate.c b/target/riscv/translate.c > index 30b1b68341..eaf5a72c81 100644 > --- a/target/riscv/translate.c > +++ b/target/riscv/translate.c > @@ -116,6 +116,14 @@ static bool always_true_p(DisasContext *ctx __attribute__((__unused__))) > return true; > } > > +#define MATERIALISE_EXT_PREDICATE(ext) \ > + static bool has_ ## ext ## _p(DisasContext *ctx) \ > + { \ > + return ctx->cfg_ptr->ext_ ## ext ; \ > + } > + > +MATERIALISE_EXT_PREDICATE(XVentanaCondOps); > + > #ifdef TARGET_RISCV32 > #define get_xl(ctx) MXL_RV32 > #elif defined(CONFIG_USER_ONLY) > @@ -854,9 +862,12 @@ static uint32_t opcode_at(DisasContextBase *dcbase, target_ulong pc) > #include "insn_trans/trans_rvb.c.inc" > #include "insn_trans/trans_rvzfh.c.inc" > #include "insn_trans/trans_privileged.c.inc" > +#include "insn_trans/trans_xventanacondops.c.inc" > > /* Include the auto-generated decoder for 16 bit insn */ > #include "decode-insn16.c.inc" > +/* Include decoders for factored-out extensions */ > +#include "decode-XVentanaCondOps.c.inc" > > static void decode_opc(CPURISCVState *env, DisasContext *ctx, uint16_t opcode) > { > @@ -869,6 +880,7 @@ static void decode_opc(CPURISCVState *env, DisasContext *ctx, uint16_t opcode) > bool (*decode_func)(DisasContext *, uint32_t); > } decoders[] = { > { always_true_p, decode_insn32 }, > + { has_XVentanaCondOps_p, decode_XVentanaCodeOps }, > }; > > /* Check for compressed insn */ > -- > 2.33.1 > >
On Tue, 1 Feb 2022 at 04:22, Alistair Francis <alistair23@gmail.com> wrote: > > On Mon, Jan 31, 2022 at 9:23 PM Philipp Tomsich > <philipp.tomsich@vrull.eu> wrote: > > > > This adds the decoder and translation for the XVentanaCondOps custom > > extension (vendor-defined by Ventana Micro Systems), which is > > documented at https://github.com/ventanamicro/ventana-custom-extensions/releases/download/v1.0.0/ventana-custom-extensions-v1.0.0.pdf > > > > This commit then also adds a guard-function (has_XVentanaCondOps_p) > > and the decoder function to the table of decoders, enabling the > > support for the XVentanaCondOps extension. > > > > Signed-off-by: Philipp Tomsich <philipp.tomsich@vrull.eu> > > Reviewed-by: Richard Henderson <richard.henderson@linaro.org> > > > > --- > > > > (no changes since v3) > > > > Changes in v3: > > - rename to trans_xventanacondops.c.inc (i.e. with the '.c') > > - (in MATERIALISE_EXT_PREDICATE) don't annotate the predicate function > > for testing the availability of individual extensions as 'inline' > > and don't make CPURISCVState* visible to these predicate functions > > > > Changes in v2: > > - Split off decode table into XVentanaCondOps.decode > > - Wire up XVentanaCondOps in the decoder-table > > > > target/riscv/XVentanaCondOps.decode | 25 ++++++++++++ > > target/riscv/cpu.c | 3 ++ > > target/riscv/cpu.h | 3 ++ > > .../insn_trans/trans_xventanacondops.c.inc | 39 +++++++++++++++++++ > > target/riscv/meson.build | 1 + > > target/riscv/translate.c | 12 ++++++ > > 6 files changed, 83 insertions(+) > > create mode 100644 target/riscv/XVentanaCondOps.decode > > create mode 100644 target/riscv/insn_trans/trans_xventanacondops.c.inc > > > > diff --git a/target/riscv/XVentanaCondOps.decode b/target/riscv/XVentanaCondOps.decode > > new file mode 100644 > > index 0000000000..5aef7c3d72 > > --- /dev/null > > +++ b/target/riscv/XVentanaCondOps.decode > > @@ -0,0 +1,25 @@ > > +# > > +# RISC-V translation routines for the XVentanaCondOps extension > > +# > > +# Copyright (c) 2022 Dr. Philipp Tomsich, philipp.tomsich@vrull.eu > > +# > > +# SPDX-License-Identifier: LGPL-2.1-or-later > > +# > > +# Reference: VTx-family custom instructions > > +# Custom ISA extensions for Ventana Micro Systems RISC-V cores > > +# (https://github.com/ventanamicro/ventana-custom-extensions/releases/download/v1.0.0/ventana-custom-extensions-v1.0.0.pdf) > > + > > +# Fields > > +%rs2 20:5 > > +%rs1 15:5 > > +%rd 7:5 > > + > > +# Argument sets > > +&r rd rs1 rs2 !extern > > + > > +# Formats > > +@r ....... ..... ..... ... ..... ....... &r %rs2 %rs1 %rd > > + > > +# *** RV64 Custom-3 Extension *** > > +vt_maskc 0000000 ..... ..... 110 ..... 1111011 @r > > +vt_maskcn 0000000 ..... ..... 111 ..... 1111011 @r > > diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c > > index 1cb0436187..6df07b8289 100644 > > --- a/target/riscv/cpu.c > > +++ b/target/riscv/cpu.c > > @@ -734,6 +734,9 @@ static Property riscv_cpu_properties[] = { > > DEFINE_PROP_BOOL("zbc", RISCVCPU, cfg.ext_zbc, true), > > DEFINE_PROP_BOOL("zbs", RISCVCPU, cfg.ext_zbs, true), > > > > + /* Vendor-specific custom extensions */ > > + DEFINE_PROP_BOOL("xventanacondops", RISCVCPU, cfg.ext_XVentanaCondOps, false), > > + > > /* These are experimental so mark with 'x-' */ > > DEFINE_PROP_BOOL("x-j", RISCVCPU, cfg.ext_j, false), > > /* ePMP 0.9.3 */ > > diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h > > index 1175915c0d..aacc997d56 100644 > > --- a/target/riscv/cpu.h > > +++ b/target/riscv/cpu.h > > @@ -329,6 +329,9 @@ struct RISCVCPUConfig { > > bool ext_zve32f; > > bool ext_zve64f; > > > > + /* Vendor-specific custom extensions */ > > + bool ext_XVentanaCondOps; > > + > > char *priv_spec; > > char *user_spec; > > char *bext_spec; > > diff --git a/target/riscv/insn_trans/trans_xventanacondops.c.inc b/target/riscv/insn_trans/trans_xventanacondops.c.inc > > new file mode 100644 > > index 0000000000..b8a5d031b5 > > --- /dev/null > > +++ b/target/riscv/insn_trans/trans_xventanacondops.c.inc > > @@ -0,0 +1,39 @@ > > +/* > > + * RISC-V translation routines for the XVentanaCondOps extension. > > + * > > + * Copyright (c) 2021-2022 VRULL GmbH. > > + * > > + * This program is free software; you can redistribute it and/or modify it > > + * under the terms and conditions of the GNU General Public License, > > + * version 2 or later, as published by the Free Software Foundation. > > + * > > + * This program is distributed in the hope it will be useful, but WITHOUT > > + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or > > + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for > > + * more details. > > + * > > + * You should have received a copy of the GNU General Public License along with > > + * this program. If not, see <http://www.gnu.org/licenses/>. > > + */ > > + > > +static bool gen_condmask(DisasContext *ctx, arg_r *a, TCGCond cond) > > This should also have a vendor prefix This one is a static helper function inside a file ..._xventanacondops..._ and not visible outside the compilation unit. Do we really want to prefix such functions that have local scope as well? Thanks, Philipp. > Otherwise: > > Reviewed-by: Alistair Francis <alistair.francis@wdc.com> > > Alistair > > > +{ > > + TCGv dest = dest_gpr(ctx, a->rd); > > + TCGv src1 = get_gpr(ctx, a->rs1, EXT_NONE); > > + TCGv src2 = get_gpr(ctx, a->rs2, EXT_NONE); > > + > > + tcg_gen_movcond_tl(cond, dest, src2, ctx->zero, src1, ctx->zero); > > + > > + gen_set_gpr(ctx, a->rd, dest); > > + return true; > > +} > > + > > +static bool trans_vt_maskc(DisasContext *ctx, arg_r *a) > > +{ > > + return gen_condmask(ctx, a, TCG_COND_NE); > > +} > > + > > +static bool trans_vt_maskcn(DisasContext *ctx, arg_r *a) > > +{ > > + return gen_condmask(ctx, a, TCG_COND_EQ); > > +} > > diff --git a/target/riscv/meson.build b/target/riscv/meson.build > > index a3997ed580..91f0ac32ff 100644 > > --- a/target/riscv/meson.build > > +++ b/target/riscv/meson.build > > @@ -4,6 +4,7 @@ dir = meson.current_source_dir() > > gen = [ > > decodetree.process('insn16.decode', extra_args: ['--static-decode=decode_insn16', '--insnwidth=16']), > > decodetree.process('insn32.decode', extra_args: '--static-decode=decode_insn32'), > > + decodetree.process('XVentanaCondOps.decode', extra_args: '--static-decode=decode_XVentanaCodeOps'), > > ] > > > > riscv_ss = ss.source_set() > > diff --git a/target/riscv/translate.c b/target/riscv/translate.c > > index 30b1b68341..eaf5a72c81 100644 > > --- a/target/riscv/translate.c > > +++ b/target/riscv/translate.c > > @@ -116,6 +116,14 @@ static bool always_true_p(DisasContext *ctx __attribute__((__unused__))) > > return true; > > } > > > > +#define MATERIALISE_EXT_PREDICATE(ext) \ > > + static bool has_ ## ext ## _p(DisasContext *ctx) \ > > + { \ > > + return ctx->cfg_ptr->ext_ ## ext ; \ > > + } > > + > > +MATERIALISE_EXT_PREDICATE(XVentanaCondOps); > > + > > #ifdef TARGET_RISCV32 > > #define get_xl(ctx) MXL_RV32 > > #elif defined(CONFIG_USER_ONLY) > > @@ -854,9 +862,12 @@ static uint32_t opcode_at(DisasContextBase *dcbase, target_ulong pc) > > #include "insn_trans/trans_rvb.c.inc" > > #include "insn_trans/trans_rvzfh.c.inc" > > #include "insn_trans/trans_privileged.c.inc" > > +#include "insn_trans/trans_xventanacondops.c.inc" > > > > /* Include the auto-generated decoder for 16 bit insn */ > > #include "decode-insn16.c.inc" > > +/* Include decoders for factored-out extensions */ > > +#include "decode-XVentanaCondOps.c.inc" > > > > static void decode_opc(CPURISCVState *env, DisasContext *ctx, uint16_t opcode) > > { > > @@ -869,6 +880,7 @@ static void decode_opc(CPURISCVState *env, DisasContext *ctx, uint16_t opcode) > > bool (*decode_func)(DisasContext *, uint32_t); > > } decoders[] = { > > { always_true_p, decode_insn32 }, > > + { has_XVentanaCondOps_p, decode_XVentanaCodeOps }, > > }; > > > > /* Check for compressed insn */ > > -- > > 2.33.1 > > > >
On 2/1/22 19:36, Philipp Tomsich wrote: >>> +static bool gen_condmask(DisasContext *ctx, arg_r *a, TCGCond cond) >> >> This should also have a vendor prefix > > This one is a static helper function inside a file > ..._xventanacondops..._ and not visible outside the compilation unit. > Do we really want to prefix such functions that have local scope as well? This file is included, therefore the compilation unit is larger than you think. r~
diff --git a/target/riscv/XVentanaCondOps.decode b/target/riscv/XVentanaCondOps.decode new file mode 100644 index 0000000000..5aef7c3d72 --- /dev/null +++ b/target/riscv/XVentanaCondOps.decode @@ -0,0 +1,25 @@ +# +# RISC-V translation routines for the XVentanaCondOps extension +# +# Copyright (c) 2022 Dr. Philipp Tomsich, philipp.tomsich@vrull.eu +# +# SPDX-License-Identifier: LGPL-2.1-or-later +# +# Reference: VTx-family custom instructions +# Custom ISA extensions for Ventana Micro Systems RISC-V cores +# (https://github.com/ventanamicro/ventana-custom-extensions/releases/download/v1.0.0/ventana-custom-extensions-v1.0.0.pdf) + +# Fields +%rs2 20:5 +%rs1 15:5 +%rd 7:5 + +# Argument sets +&r rd rs1 rs2 !extern + +# Formats +@r ....... ..... ..... ... ..... ....... &r %rs2 %rs1 %rd + +# *** RV64 Custom-3 Extension *** +vt_maskc 0000000 ..... ..... 110 ..... 1111011 @r +vt_maskcn 0000000 ..... ..... 111 ..... 1111011 @r diff --git a/target/riscv/cpu.c b/target/riscv/cpu.c index 1cb0436187..6df07b8289 100644 --- a/target/riscv/cpu.c +++ b/target/riscv/cpu.c @@ -734,6 +734,9 @@ static Property riscv_cpu_properties[] = { DEFINE_PROP_BOOL("zbc", RISCVCPU, cfg.ext_zbc, true), DEFINE_PROP_BOOL("zbs", RISCVCPU, cfg.ext_zbs, true), + /* Vendor-specific custom extensions */ + DEFINE_PROP_BOOL("xventanacondops", RISCVCPU, cfg.ext_XVentanaCondOps, false), + /* These are experimental so mark with 'x-' */ DEFINE_PROP_BOOL("x-j", RISCVCPU, cfg.ext_j, false), /* ePMP 0.9.3 */ diff --git a/target/riscv/cpu.h b/target/riscv/cpu.h index 1175915c0d..aacc997d56 100644 --- a/target/riscv/cpu.h +++ b/target/riscv/cpu.h @@ -329,6 +329,9 @@ struct RISCVCPUConfig { bool ext_zve32f; bool ext_zve64f; + /* Vendor-specific custom extensions */ + bool ext_XVentanaCondOps; + char *priv_spec; char *user_spec; char *bext_spec; diff --git a/target/riscv/insn_trans/trans_xventanacondops.c.inc b/target/riscv/insn_trans/trans_xventanacondops.c.inc new file mode 100644 index 0000000000..b8a5d031b5 --- /dev/null +++ b/target/riscv/insn_trans/trans_xventanacondops.c.inc @@ -0,0 +1,39 @@ +/* + * RISC-V translation routines for the XVentanaCondOps extension. + * + * Copyright (c) 2021-2022 VRULL GmbH. + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2 or later, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for + * more details. + * + * You should have received a copy of the GNU General Public License along with + * this program. If not, see <http://www.gnu.org/licenses/>. + */ + +static bool gen_condmask(DisasContext *ctx, arg_r *a, TCGCond cond) +{ + TCGv dest = dest_gpr(ctx, a->rd); + TCGv src1 = get_gpr(ctx, a->rs1, EXT_NONE); + TCGv src2 = get_gpr(ctx, a->rs2, EXT_NONE); + + tcg_gen_movcond_tl(cond, dest, src2, ctx->zero, src1, ctx->zero); + + gen_set_gpr(ctx, a->rd, dest); + return true; +} + +static bool trans_vt_maskc(DisasContext *ctx, arg_r *a) +{ + return gen_condmask(ctx, a, TCG_COND_NE); +} + +static bool trans_vt_maskcn(DisasContext *ctx, arg_r *a) +{ + return gen_condmask(ctx, a, TCG_COND_EQ); +} diff --git a/target/riscv/meson.build b/target/riscv/meson.build index a3997ed580..91f0ac32ff 100644 --- a/target/riscv/meson.build +++ b/target/riscv/meson.build @@ -4,6 +4,7 @@ dir = meson.current_source_dir() gen = [ decodetree.process('insn16.decode', extra_args: ['--static-decode=decode_insn16', '--insnwidth=16']), decodetree.process('insn32.decode', extra_args: '--static-decode=decode_insn32'), + decodetree.process('XVentanaCondOps.decode', extra_args: '--static-decode=decode_XVentanaCodeOps'), ] riscv_ss = ss.source_set() diff --git a/target/riscv/translate.c b/target/riscv/translate.c index 30b1b68341..eaf5a72c81 100644 --- a/target/riscv/translate.c +++ b/target/riscv/translate.c @@ -116,6 +116,14 @@ static bool always_true_p(DisasContext *ctx __attribute__((__unused__))) return true; } +#define MATERIALISE_EXT_PREDICATE(ext) \ + static bool has_ ## ext ## _p(DisasContext *ctx) \ + { \ + return ctx->cfg_ptr->ext_ ## ext ; \ + } + +MATERIALISE_EXT_PREDICATE(XVentanaCondOps); + #ifdef TARGET_RISCV32 #define get_xl(ctx) MXL_RV32 #elif defined(CONFIG_USER_ONLY) @@ -854,9 +862,12 @@ static uint32_t opcode_at(DisasContextBase *dcbase, target_ulong pc) #include "insn_trans/trans_rvb.c.inc" #include "insn_trans/trans_rvzfh.c.inc" #include "insn_trans/trans_privileged.c.inc" +#include "insn_trans/trans_xventanacondops.c.inc" /* Include the auto-generated decoder for 16 bit insn */ #include "decode-insn16.c.inc" +/* Include decoders for factored-out extensions */ +#include "decode-XVentanaCondOps.c.inc" static void decode_opc(CPURISCVState *env, DisasContext *ctx, uint16_t opcode) { @@ -869,6 +880,7 @@ static void decode_opc(CPURISCVState *env, DisasContext *ctx, uint16_t opcode) bool (*decode_func)(DisasContext *, uint32_t); } decoders[] = { { always_true_p, decode_insn32 }, + { has_XVentanaCondOps_p, decode_XVentanaCodeOps }, }; /* Check for compressed insn */