@@ -2076,6 +2076,15 @@ INSN_LASX(xvrotri_h, xx_i)
INSN_LASX(xvrotri_w, xx_i)
INSN_LASX(xvrotri_d, xx_i)
+INSN_LASX(xvsllwil_h_b, xx_i)
+INSN_LASX(xvsllwil_w_h, xx_i)
+INSN_LASX(xvsllwil_d_w, xx_i)
+INSN_LASX(xvextl_q_d, xx)
+INSN_LASX(xvsllwil_hu_bu, xx_i)
+INSN_LASX(xvsllwil_wu_hu, xx_i)
+INSN_LASX(xvsllwil_du_wu, xx_i)
+INSN_LASX(xvextl_qu_du, xx)
+
INSN_LASX(xvreplgr2vr_b, xr)
INSN_LASX(xvreplgr2vr_h, xr)
INSN_LASX(xvreplgr2vr_w, xr)
@@ -931,3 +931,12 @@ DEF_HELPER_3(xvmskgez_b, void, env, i32, i32)
DEF_HELPER_3(xvmsknz_b, void, env, i32, i32)
DEF_HELPER_FLAGS_4(xvnori_b, TCG_CALL_NO_RWG, void, ptr, ptr, i64, i32)
+
+DEF_HELPER_4(xvsllwil_h_b, void, env, i32, i32, i32)
+DEF_HELPER_4(xvsllwil_w_h, void, env, i32, i32, i32)
+DEF_HELPER_4(xvsllwil_d_w, void, env, i32, i32, i32)
+DEF_HELPER_3(xvextl_q_d, void, env, i32, i32)
+DEF_HELPER_4(xvsllwil_hu_bu, void, env, i32, i32, i32)
+DEF_HELPER_4(xvsllwil_wu_hu, void, env, i32, i32, i32)
+DEF_HELPER_4(xvsllwil_du_wu, void, env, i32, i32, i32)
+DEF_HELPER_3(xvextl_qu_du, void, env, i32, i32)
@@ -39,6 +39,18 @@ static bool gen_xx(DisasContext *ctx, arg_xx *a,
return true;
}
+static bool gen_xx_i(DisasContext *ctx, arg_xx_i *a,
+ void (*func)(TCGv_ptr, TCGv_i32, TCGv_i32, TCGv_i32))
+{
+ TCGv_i32 xd = tcg_constant_i32(a->xd);
+ TCGv_i32 xj = tcg_constant_i32(a->xj);
+ TCGv_i32 imm = tcg_constant_i32(a->imm);
+
+ CHECK_SXE;
+ func(cpu_env, xd, xj, imm);
+ return true;
+}
+
static bool gvec_xxx(DisasContext *ctx, arg_xxx *a, MemOp mop,
void (*func)(unsigned, uint32_t, uint32_t,
uint32_t, uint32_t, uint32_t))
@@ -2013,6 +2025,15 @@ TRANS(xvrotri_h, gvec_xx_i, MO_16, tcg_gen_gvec_rotri)
TRANS(xvrotri_w, gvec_xx_i, MO_32, tcg_gen_gvec_rotri)
TRANS(xvrotri_d, gvec_xx_i, MO_64, tcg_gen_gvec_rotri)
+TRANS(xvsllwil_h_b, gen_xx_i, gen_helper_xvsllwil_h_b)
+TRANS(xvsllwil_w_h, gen_xx_i, gen_helper_xvsllwil_w_h)
+TRANS(xvsllwil_d_w, gen_xx_i, gen_helper_xvsllwil_d_w)
+TRANS(xvextl_q_d, gen_xx, gen_helper_xvextl_q_d)
+TRANS(xvsllwil_hu_bu, gen_xx_i, gen_helper_xvsllwil_hu_bu)
+TRANS(xvsllwil_wu_hu, gen_xx_i, gen_helper_xvsllwil_wu_hu)
+TRANS(xvsllwil_du_wu, gen_xx_i, gen_helper_xvsllwil_du_wu)
+TRANS(xvextl_qu_du, gen_xx, gen_helper_xvextl_qu_du)
+
static bool gvec_dupx(DisasContext *ctx, arg_xr *a, MemOp mop)
{
TCGv src = gpr_src(ctx, a->rj, EXT_NONE);
@@ -1674,6 +1674,15 @@ xvrotri_h 0111 01101010 00000 1 .... ..... ..... @xx_ui4
xvrotri_w 0111 01101010 00001 ..... ..... ..... @xx_ui5
xvrotri_d 0111 01101010 0001 ...... ..... ..... @xx_ui6
+xvsllwil_h_b 0111 01110000 10000 01 ... ..... ..... @xx_ui3
+xvsllwil_w_h 0111 01110000 10000 1 .... ..... ..... @xx_ui4
+xvsllwil_d_w 0111 01110000 10001 ..... ..... ..... @xx_ui5
+xvextl_q_d 0111 01110000 10010 00000 ..... ..... @xx
+xvsllwil_hu_bu 0111 01110000 11000 01 ... ..... ..... @xx_ui3
+xvsllwil_wu_hu 0111 01110000 11000 1 .... ..... ..... @xx_ui4
+xvsllwil_du_wu 0111 01110000 11001 ..... ..... ..... @xx_ui5
+xvextl_qu_du 0111 01110000 11010 00000 ..... ..... @xx
+
xvreplgr2vr_b 0111 01101001 11110 00000 ..... ..... @xr
xvreplgr2vr_h 0111 01101001 11110 00001 ..... ..... @xr
xvreplgr2vr_w 0111 01101001 11110 00010 ..... ..... @xr
@@ -815,3 +815,48 @@ void HELPER(xvnori_b)(void *xd, void *xj, uint64_t imm, uint32_t v)
Xd->XB(i) = ~(Xj->XB(i) | (uint8_t)imm);
}
}
+
+#define XVSLLWIL(NAME, BIT, E1, E2) \
+void HELPER(NAME)(CPULoongArchState *env, \
+ uint32_t xd, uint32_t xj, uint32_t imm) \
+{ \
+ int i, max; \
+ XReg temp; \
+ XReg *Xd = &(env->fpr[xd].xreg); \
+ XReg *Xj = &(env->fpr[xj].xreg); \
+ typedef __typeof(temp.E1(0)) TD; \
+ \
+ temp.XQ(0) = int128_zero(); \
+ temp.XQ(1) = int128_zero(); \
+ max = LASX_LEN / (BIT * 2); \
+ for (i = 0; i < max; i++) { \
+ temp.E1(i) = (TD)Xj->E2(i) << (imm % BIT); \
+ temp.E1(i + max) = (TD)Xj->E2(i + max * 2) << (imm % BIT); \
+ } \
+ *Xd = temp; \
+}
+
+void HELPER(xvextl_q_d)(CPULoongArchState *env, uint32_t xd, uint32_t xj)
+{
+ XReg *Xd = &(env->fpr[xd].xreg);
+ XReg *Xj = &(env->fpr[xj].xreg);
+
+ Xd->XQ(0) = int128_makes64(Xj->XD(0));
+ Xd->XQ(1) = int128_makes64(Xj->XD(2));
+}
+
+void HELPER(xvextl_qu_du)(CPULoongArchState *env, uint32_t xd, uint32_t xj)
+{
+ XReg *Xd = &(env->fpr[xd].xreg);
+ XReg *Xj = &(env->fpr[xj].xreg);
+
+ Xd->XQ(0) = int128_make64(Xj->UXD(0));
+ Xd->XQ(1) = int128_make64(Xj->UXD(2));
+}
+
+XVSLLWIL(xvsllwil_h_b, 16, XH, XB)
+XVSLLWIL(xvsllwil_w_h, 32, XW, XH)
+XVSLLWIL(xvsllwil_d_w, 64, XD, XW)
+XVSLLWIL(xvsllwil_hu_bu, 16, UXH, UXB)
+XVSLLWIL(xvsllwil_wu_hu, 32, UXW, UXH)
+XVSLLWIL(xvsllwil_du_wu, 64, UXD, UXW)
This patch includes: - XVSLLWIL.{H.B/W.H/D.W}; - XVSLLWIL.{HU.BU/WU.HU/DU.WU}; - XVEXTL.Q.D, VEXTL.QU.DU. Signed-off-by: Song Gao <gaosong@loongson.cn> --- target/loongarch/disas.c | 9 ++++ target/loongarch/helper.h | 9 ++++ target/loongarch/insn_trans/trans_lasx.c.inc | 21 +++++++++ target/loongarch/insns.decode | 9 ++++ target/loongarch/lasx_helper.c | 45 ++++++++++++++++++++ 5 files changed, 93 insertions(+)