Message ID | 20210307205623.507180-5-laurent@vivier.eu |
---|---|
State | New |
Headers | show |
Series | m68k: add Virtual M68k Machine | expand |
On 3/7/21 9:56 PM, Laurent Vivier wrote: > Add a system controller for the m68k-virt machine. > This controller allows the kernel to power off or reset the machine. > > Signed-off-by: Laurent Vivier <laurent@vivier.eu> > Reviewed-by: Richard Henderson <richard.henderson@linaro.org> > --- > include/hw/misc/m68k_virt_ctrl.h | 22 +++++ > hw/misc/m68k_virt_ctrl.c | 152 +++++++++++++++++++++++++++++++ > hw/misc/Kconfig | 3 + > hw/misc/meson.build | 3 + > hw/misc/trace-events | 7 ++ > 5 files changed, 187 insertions(+) > create mode 100644 include/hw/misc/m68k_virt_ctrl.h > create mode 100644 hw/misc/m68k_virt_ctrl.c > > diff --git a/include/hw/misc/m68k_virt_ctrl.h b/include/hw/misc/m68k_virt_ctrl.h > new file mode 100644 > index 000000000000..1db7960e5477 > --- /dev/null > +++ b/include/hw/misc/m68k_virt_ctrl.h > @@ -0,0 +1,22 @@ > +/* > + * SPDX-License-Identifer: GPL-2.0-or-later > + * > + * Virt m68k system Controller > + */ > + > +#ifndef M68K_VIRT_CTRL_H > +#define M68K_VIRT_CTRL_H > + > +#define TYPE_M68K_VIRT_CTRL "m68k-virt-ctrl" > +OBJECT_DECLARE_SIMPLE_TYPE(M68KVirtCtrlState, M68K_VIRT_CTRL) > + > +struct M68KVirtCtrlState { > + SysBusDevice parent_obj; > + > + MemoryRegion iomem; > + qemu_irq irq; > + > + uint32_t irq_enabled; > +}; > + > +#endif > diff --git a/hw/misc/m68k_virt_ctrl.c b/hw/misc/m68k_virt_ctrl.c > new file mode 100644 > index 000000000000..fb34aa10211a > --- /dev/null > +++ b/hw/misc/m68k_virt_ctrl.c > @@ -0,0 +1,152 @@ > +/* > + * SPDX-License-Identifer: GPL-2.0-or-later > + * > + * Virt m68k system Controller > + */ > + > +#include "qemu/osdep.h" > +#include "hw/irq.h" > +#include "hw/qdev-properties.h" > +#include "hw/sysbus.h" > +#include "migration/vmstate.h" > +#include "qemu/log.h" > +#include "trace.h" > +#include "sysemu/runstate.h" > +#include "hw/misc/m68k_virt_ctrl.h" > + > +enum { > + REG_FEATURES = 0x00, > + REG_CMD = 0x04, > +}; > + > +#define FEAT_POWER_CTRL 0x00000001 > + > +enum { > + CMD_NOOP, > + CMD_RESET, > + CMD_HALT, > + CMD_PANIC, > +}; > + > +static uint64_t m68k_virt_ctrl_read(void *opaque, hwaddr addr, > + unsigned size) > +{ > + M68KVirtCtrlState *s = opaque; > + uint64_t value = 0; > + > + switch (addr) { > + case REG_FEATURES: > + value = FEAT_POWER_CTRL; > + break; > + default: > + qemu_log_mask(LOG_UNIMP, > + "%s: unimplemented register read 0x%02"HWADDR_PRIx"\n", > + __func__, addr); > + break; > + } > + > + trace_m68k_virt_ctrl_write(s, addr, size, value); > + > + return value; > +} > + > +static void m68k_virt_ctrl_write(void *opaque, hwaddr addr, > + uint64_t value, unsigned size) > +{ > + M68KVirtCtrlState *s = opaque; > + > + trace_m68k_virt_ctrl_write(s, addr, size, value); > + > + switch (addr) { > + case REG_CMD: > + switch (value) { > + case CMD_NOOP: > + break; > + case CMD_RESET: > + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); > + break; > + case CMD_HALT: > + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); > + break; > + case CMD_PANIC: > + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_PANIC); > + break; > + } > + break; > + default: > + qemu_log_mask(LOG_UNIMP, > + "%s: unimplemented register write 0x%02"HWADDR_PRIx"\n", > + __func__, addr); > + break; > + } > +} > + > +static const MemoryRegionOps m68k_virt_ctrl_ops = { > + .read = m68k_virt_ctrl_read, > + .write = m68k_virt_ctrl_write, > + .endianness = DEVICE_NATIVE_ENDIAN, > + .valid.max_access_size = 4, > + .impl.max_access_size = 4, > +}; > + > +static void m68k_virt_ctrl_reset(DeviceState *dev) > +{ > + M68KVirtCtrlState *s = M68K_VIRT_CTRL(dev); > + > + trace_m68k_virt_ctrl_reset(s); > +} > + > +static void m68k_virt_ctrl_realize(DeviceState *dev, Error **errp) > +{ > + M68KVirtCtrlState *s = M68K_VIRT_CTRL(dev); > + > + trace_m68k_virt_ctrl_instance_init(s); > + > + memory_region_init_io(&s->iomem, OBJECT(s), &m68k_virt_ctrl_ops, s, > + "m68k-virt-ctrl", 0x100); > +} > + > +static const VMStateDescription vmstate_m68k_virt_ctrl = { > + .name = "m68k-virt-ctrl", > + .version_id = 1, > + .minimum_version_id = 1, > + .fields = (VMStateField[]) { > + VMSTATE_UINT32(irq_enabled, M68KVirtCtrlState), > + VMSTATE_END_OF_LIST() > + } > +}; > + > +static void m68k_virt_ctrl_instance_init(Object *obj) > +{ > + SysBusDevice *dev = SYS_BUS_DEVICE(obj); > + M68KVirtCtrlState *s = M68K_VIRT_CTRL(obj); > + > + trace_m68k_virt_ctrl_instance_init(s); > + > + sysbus_init_mmio(dev, &s->iomem); > + sysbus_init_irq(dev, &s->irq); > +} > + > +static void m68k_virt_ctrl_class_init(ObjectClass *oc, void *data) > +{ > + DeviceClass *dc = DEVICE_CLASS(oc); > + > + dc->reset = m68k_virt_ctrl_reset; > + dc->realize = m68k_virt_ctrl_realize; > + dc->vmsd = &vmstate_m68k_virt_ctrl; > +} > + > +static const TypeInfo m68k_virt_ctrl_info = { > + .name = TYPE_M68K_VIRT_CTRL, > + .parent = TYPE_SYS_BUS_DEVICE, > + .class_init = m68k_virt_ctrl_class_init, > + .instance_init = m68k_virt_ctrl_instance_init, > + .instance_size = sizeof(M68KVirtCtrlState), > +}; > + > +static void m68k_virt_ctrl_register_types(void) > +{ > + type_register_static(&m68k_virt_ctrl_info); > +} AFAICT nothing is m68k-specific in this controller... And being trivial it can easily be reused. What about renaming it... TrivialVirtSystemController maybe, and write a a-la-gold spec documentation for it?
Le 08/03/2021 à 08:30, Philippe Mathieu-Daudé a écrit : > On 3/7/21 9:56 PM, Laurent Vivier wrote: >> Add a system controller for the m68k-virt machine. >> This controller allows the kernel to power off or reset the machine. >> >> Signed-off-by: Laurent Vivier <laurent@vivier.eu> >> Reviewed-by: Richard Henderson <richard.henderson@linaro.org> >> --- >> include/hw/misc/m68k_virt_ctrl.h | 22 +++++ >> hw/misc/m68k_virt_ctrl.c | 152 +++++++++++++++++++++++++++++++ >> hw/misc/Kconfig | 3 + >> hw/misc/meson.build | 3 + >> hw/misc/trace-events | 7 ++ >> 5 files changed, 187 insertions(+) >> create mode 100644 include/hw/misc/m68k_virt_ctrl.h >> create mode 100644 hw/misc/m68k_virt_ctrl.c >> >> diff --git a/include/hw/misc/m68k_virt_ctrl.h b/include/hw/misc/m68k_virt_ctrl.h >> new file mode 100644 >> index 000000000000..1db7960e5477 >> --- /dev/null >> +++ b/include/hw/misc/m68k_virt_ctrl.h >> @@ -0,0 +1,22 @@ >> +/* >> + * SPDX-License-Identifer: GPL-2.0-or-later >> + * >> + * Virt m68k system Controller >> + */ >> + >> +#ifndef M68K_VIRT_CTRL_H >> +#define M68K_VIRT_CTRL_H >> + >> +#define TYPE_M68K_VIRT_CTRL "m68k-virt-ctrl" >> +OBJECT_DECLARE_SIMPLE_TYPE(M68KVirtCtrlState, M68K_VIRT_CTRL) >> + >> +struct M68KVirtCtrlState { >> + SysBusDevice parent_obj; >> + >> + MemoryRegion iomem; >> + qemu_irq irq; >> + >> + uint32_t irq_enabled; >> +}; >> + >> +#endif >> diff --git a/hw/misc/m68k_virt_ctrl.c b/hw/misc/m68k_virt_ctrl.c >> new file mode 100644 >> index 000000000000..fb34aa10211a >> --- /dev/null >> +++ b/hw/misc/m68k_virt_ctrl.c >> @@ -0,0 +1,152 @@ >> +/* >> + * SPDX-License-Identifer: GPL-2.0-or-later >> + * >> + * Virt m68k system Controller >> + */ >> + >> +#include "qemu/osdep.h" >> +#include "hw/irq.h" >> +#include "hw/qdev-properties.h" >> +#include "hw/sysbus.h" >> +#include "migration/vmstate.h" >> +#include "qemu/log.h" >> +#include "trace.h" >> +#include "sysemu/runstate.h" >> +#include "hw/misc/m68k_virt_ctrl.h" >> + >> +enum { >> + REG_FEATURES = 0x00, >> + REG_CMD = 0x04, >> +}; >> + >> +#define FEAT_POWER_CTRL 0x00000001 >> + >> +enum { >> + CMD_NOOP, >> + CMD_RESET, >> + CMD_HALT, >> + CMD_PANIC, >> +}; >> + >> +static uint64_t m68k_virt_ctrl_read(void *opaque, hwaddr addr, >> + unsigned size) >> +{ >> + M68KVirtCtrlState *s = opaque; >> + uint64_t value = 0; >> + >> + switch (addr) { >> + case REG_FEATURES: >> + value = FEAT_POWER_CTRL; >> + break; >> + default: >> + qemu_log_mask(LOG_UNIMP, >> + "%s: unimplemented register read 0x%02"HWADDR_PRIx"\n", >> + __func__, addr); >> + break; >> + } >> + >> + trace_m68k_virt_ctrl_write(s, addr, size, value); >> + >> + return value; >> +} >> + >> +static void m68k_virt_ctrl_write(void *opaque, hwaddr addr, >> + uint64_t value, unsigned size) >> +{ >> + M68KVirtCtrlState *s = opaque; >> + >> + trace_m68k_virt_ctrl_write(s, addr, size, value); >> + >> + switch (addr) { >> + case REG_CMD: >> + switch (value) { >> + case CMD_NOOP: >> + break; >> + case CMD_RESET: >> + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); >> + break; >> + case CMD_HALT: >> + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); >> + break; >> + case CMD_PANIC: >> + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_PANIC); >> + break; >> + } >> + break; >> + default: >> + qemu_log_mask(LOG_UNIMP, >> + "%s: unimplemented register write 0x%02"HWADDR_PRIx"\n", >> + __func__, addr); >> + break; >> + } >> +} >> + >> +static const MemoryRegionOps m68k_virt_ctrl_ops = { >> + .read = m68k_virt_ctrl_read, >> + .write = m68k_virt_ctrl_write, >> + .endianness = DEVICE_NATIVE_ENDIAN, >> + .valid.max_access_size = 4, >> + .impl.max_access_size = 4, >> +}; >> + >> +static void m68k_virt_ctrl_reset(DeviceState *dev) >> +{ >> + M68KVirtCtrlState *s = M68K_VIRT_CTRL(dev); >> + >> + trace_m68k_virt_ctrl_reset(s); >> +} >> + >> +static void m68k_virt_ctrl_realize(DeviceState *dev, Error **errp) >> +{ >> + M68KVirtCtrlState *s = M68K_VIRT_CTRL(dev); >> + >> + trace_m68k_virt_ctrl_instance_init(s); >> + >> + memory_region_init_io(&s->iomem, OBJECT(s), &m68k_virt_ctrl_ops, s, >> + "m68k-virt-ctrl", 0x100); >> +} >> + >> +static const VMStateDescription vmstate_m68k_virt_ctrl = { >> + .name = "m68k-virt-ctrl", >> + .version_id = 1, >> + .minimum_version_id = 1, >> + .fields = (VMStateField[]) { >> + VMSTATE_UINT32(irq_enabled, M68KVirtCtrlState), >> + VMSTATE_END_OF_LIST() >> + } >> +}; >> + >> +static void m68k_virt_ctrl_instance_init(Object *obj) >> +{ >> + SysBusDevice *dev = SYS_BUS_DEVICE(obj); >> + M68KVirtCtrlState *s = M68K_VIRT_CTRL(obj); >> + >> + trace_m68k_virt_ctrl_instance_init(s); >> + >> + sysbus_init_mmio(dev, &s->iomem); >> + sysbus_init_irq(dev, &s->irq); >> +} >> + >> +static void m68k_virt_ctrl_class_init(ObjectClass *oc, void *data) >> +{ >> + DeviceClass *dc = DEVICE_CLASS(oc); >> + >> + dc->reset = m68k_virt_ctrl_reset; >> + dc->realize = m68k_virt_ctrl_realize; >> + dc->vmsd = &vmstate_m68k_virt_ctrl; >> +} >> + >> +static const TypeInfo m68k_virt_ctrl_info = { >> + .name = TYPE_M68K_VIRT_CTRL, >> + .parent = TYPE_SYS_BUS_DEVICE, >> + .class_init = m68k_virt_ctrl_class_init, >> + .instance_init = m68k_virt_ctrl_instance_init, >> + .instance_size = sizeof(M68KVirtCtrlState), >> +}; >> + >> +static void m68k_virt_ctrl_register_types(void) >> +{ >> + type_register_static(&m68k_virt_ctrl_info); >> +} > > AFAICT nothing is m68k-specific in this controller... And being > trivial it can easily be reused. > What about renaming it... TrivialVirtSystemController maybe, and > write a a-la-gold spec documentation for it? > I agree with that, I stopped in the middle of the way by putting it in misc but keeping m68k in the name. Thanks, Laurent
diff --git a/include/hw/misc/m68k_virt_ctrl.h b/include/hw/misc/m68k_virt_ctrl.h new file mode 100644 index 000000000000..1db7960e5477 --- /dev/null +++ b/include/hw/misc/m68k_virt_ctrl.h @@ -0,0 +1,22 @@ +/* + * SPDX-License-Identifer: GPL-2.0-or-later + * + * Virt m68k system Controller + */ + +#ifndef M68K_VIRT_CTRL_H +#define M68K_VIRT_CTRL_H + +#define TYPE_M68K_VIRT_CTRL "m68k-virt-ctrl" +OBJECT_DECLARE_SIMPLE_TYPE(M68KVirtCtrlState, M68K_VIRT_CTRL) + +struct M68KVirtCtrlState { + SysBusDevice parent_obj; + + MemoryRegion iomem; + qemu_irq irq; + + uint32_t irq_enabled; +}; + +#endif diff --git a/hw/misc/m68k_virt_ctrl.c b/hw/misc/m68k_virt_ctrl.c new file mode 100644 index 000000000000..fb34aa10211a --- /dev/null +++ b/hw/misc/m68k_virt_ctrl.c @@ -0,0 +1,152 @@ +/* + * SPDX-License-Identifer: GPL-2.0-or-later + * + * Virt m68k system Controller + */ + +#include "qemu/osdep.h" +#include "hw/irq.h" +#include "hw/qdev-properties.h" +#include "hw/sysbus.h" +#include "migration/vmstate.h" +#include "qemu/log.h" +#include "trace.h" +#include "sysemu/runstate.h" +#include "hw/misc/m68k_virt_ctrl.h" + +enum { + REG_FEATURES = 0x00, + REG_CMD = 0x04, +}; + +#define FEAT_POWER_CTRL 0x00000001 + +enum { + CMD_NOOP, + CMD_RESET, + CMD_HALT, + CMD_PANIC, +}; + +static uint64_t m68k_virt_ctrl_read(void *opaque, hwaddr addr, + unsigned size) +{ + M68KVirtCtrlState *s = opaque; + uint64_t value = 0; + + switch (addr) { + case REG_FEATURES: + value = FEAT_POWER_CTRL; + break; + default: + qemu_log_mask(LOG_UNIMP, + "%s: unimplemented register read 0x%02"HWADDR_PRIx"\n", + __func__, addr); + break; + } + + trace_m68k_virt_ctrl_write(s, addr, size, value); + + return value; +} + +static void m68k_virt_ctrl_write(void *opaque, hwaddr addr, + uint64_t value, unsigned size) +{ + M68KVirtCtrlState *s = opaque; + + trace_m68k_virt_ctrl_write(s, addr, size, value); + + switch (addr) { + case REG_CMD: + switch (value) { + case CMD_NOOP: + break; + case CMD_RESET: + qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); + break; + case CMD_HALT: + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN); + break; + case CMD_PANIC: + qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_PANIC); + break; + } + break; + default: + qemu_log_mask(LOG_UNIMP, + "%s: unimplemented register write 0x%02"HWADDR_PRIx"\n", + __func__, addr); + break; + } +} + +static const MemoryRegionOps m68k_virt_ctrl_ops = { + .read = m68k_virt_ctrl_read, + .write = m68k_virt_ctrl_write, + .endianness = DEVICE_NATIVE_ENDIAN, + .valid.max_access_size = 4, + .impl.max_access_size = 4, +}; + +static void m68k_virt_ctrl_reset(DeviceState *dev) +{ + M68KVirtCtrlState *s = M68K_VIRT_CTRL(dev); + + trace_m68k_virt_ctrl_reset(s); +} + +static void m68k_virt_ctrl_realize(DeviceState *dev, Error **errp) +{ + M68KVirtCtrlState *s = M68K_VIRT_CTRL(dev); + + trace_m68k_virt_ctrl_instance_init(s); + + memory_region_init_io(&s->iomem, OBJECT(s), &m68k_virt_ctrl_ops, s, + "m68k-virt-ctrl", 0x100); +} + +static const VMStateDescription vmstate_m68k_virt_ctrl = { + .name = "m68k-virt-ctrl", + .version_id = 1, + .minimum_version_id = 1, + .fields = (VMStateField[]) { + VMSTATE_UINT32(irq_enabled, M68KVirtCtrlState), + VMSTATE_END_OF_LIST() + } +}; + +static void m68k_virt_ctrl_instance_init(Object *obj) +{ + SysBusDevice *dev = SYS_BUS_DEVICE(obj); + M68KVirtCtrlState *s = M68K_VIRT_CTRL(obj); + + trace_m68k_virt_ctrl_instance_init(s); + + sysbus_init_mmio(dev, &s->iomem); + sysbus_init_irq(dev, &s->irq); +} + +static void m68k_virt_ctrl_class_init(ObjectClass *oc, void *data) +{ + DeviceClass *dc = DEVICE_CLASS(oc); + + dc->reset = m68k_virt_ctrl_reset; + dc->realize = m68k_virt_ctrl_realize; + dc->vmsd = &vmstate_m68k_virt_ctrl; +} + +static const TypeInfo m68k_virt_ctrl_info = { + .name = TYPE_M68K_VIRT_CTRL, + .parent = TYPE_SYS_BUS_DEVICE, + .class_init = m68k_virt_ctrl_class_init, + .instance_init = m68k_virt_ctrl_instance_init, + .instance_size = sizeof(M68KVirtCtrlState), +}; + +static void m68k_virt_ctrl_register_types(void) +{ + type_register_static(&m68k_virt_ctrl_info); +} + +type_init(m68k_virt_ctrl_register_types) diff --git a/hw/misc/Kconfig b/hw/misc/Kconfig index 19c216f3efb0..9abf021ace0e 100644 --- a/hw/misc/Kconfig +++ b/hw/misc/Kconfig @@ -174,4 +174,7 @@ config SIFIVE_U_OTP config SIFIVE_U_PRCI bool +config M68K_VIRT_CTRL + bool + source macio/Kconfig diff --git a/hw/misc/meson.build b/hw/misc/meson.build index 629283957fcc..49b9e3c05e7a 100644 --- a/hw/misc/meson.build +++ b/hw/misc/meson.build @@ -24,6 +24,9 @@ softmmu_ss.add(when: 'CONFIG_ARM11SCU', if_true: files('arm11scu.c')) # Mac devices softmmu_ss.add(when: 'CONFIG_MOS6522', if_true: files('mos6522.c')) +# virt m68k devices +softmmu_ss.add(when: 'CONFIG_M68K_VIRT_CTRL', if_true: files('m68k_virt_ctrl.c')) + # RISC-V devices softmmu_ss.add(when: 'CONFIG_MCHP_PFSOC_DMC', if_true: files('mchp_pfsoc_dmc.c')) softmmu_ss.add(when: 'CONFIG_MCHP_PFSOC_IOSCB', if_true: files('mchp_pfsoc_ioscb.c')) diff --git a/hw/misc/trace-events b/hw/misc/trace-events index d626b9d7a7c6..d326fb1d1a56 100644 --- a/hw/misc/trace-events +++ b/hw/misc/trace-events @@ -243,3 +243,10 @@ pca955x_gpio_change(const char *description, unsigned id, unsigned prev_state, u bcm2835_cprman_read(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64 bcm2835_cprman_write(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64 bcm2835_cprman_write_invalid_magic(uint64_t offset, uint64_t value) "offset:0x%" PRIx64 " value:0x%" PRIx64 + +# m68k_virt_ctrl.c +m68k_virt_ctrl_read(void *dev, unsigned int addr, unsigned int size, uint64_t value) "ctrl: %p reg: 0x%02x size: %d value: 0x%"PRIx64 +m68k_virt_ctrl_write(void *dev, unsigned int addr, unsigned int size, uint64_t value) "ctrl: %p reg: 0x%02x size: %d value: 0x%"PRIx64 +m68k_virt_ctrl_reset(void *dev) "ctrl: %p" +m68k_virt_ctrl_realize(void *dev) "ctrl: %p" +m68k_virt_ctrl_instance_init(void *dev) "ctrl: %p"