From patchwork Thu Jun 20 13:34:13 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Sandiford X-Patchwork-Id: 1950181 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@legolas.ozlabs.org Authentication-Results: legolas.ozlabs.org; spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org (client-ip=2620:52:3:1:0:246e:9693:128c; helo=server2.sourceware.org; envelope-from=gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org; receiver=patchwork.ozlabs.org) Received: from server2.sourceware.org (server2.sourceware.org [IPv6:2620:52:3:1:0:246e:9693:128c]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature ECDSA (secp384r1) server-digest SHA384) (No client certificate requested) by legolas.ozlabs.org (Postfix) with ESMTPS id 4W4hPh17hRz20Wb for ; Thu, 20 Jun 2024 23:37:44 +1000 (AEST) Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 6CB5A3894C14 for ; Thu, 20 Jun 2024 13:37:42 +0000 (GMT) X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by sourceware.org (Postfix) with ESMTP id C3FBA389246B for ; Thu, 20 Jun 2024 13:35:03 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org C3FBA389246B Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org C3FBA389246B Authentication-Results: server2.sourceware.org; arc=none smtp.remote-ip=217.140.110.172 ARC-Seal: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890510; cv=none; b=XCPmHkZ4gRgG6ZVF8xqzOueL6Lwi09Xa4Le7oHLIlHAvRRNx0PugQ42dLlSBFUiggfRpuMfCArNzBzXAG1TR5mmfN6wMwL9yyAxXo/zMm5GQRTu0IQZGEiS/3NpemufyZRuuWdxZrScuHT+uecqSVmXC1W3KbZHRBFN/ipBy68o= ARC-Message-Signature: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890510; c=relaxed/simple; bh=qabfnK6MQQOa//SmZn7FEErYa0udHsRmCQA3++ZZ4A8=; h=From:To:Subject:Date:Message-Id:MIME-Version; b=JSqPdRk1jnag8mW1GpzrHCeCm2zc6rBuwFBUydDK1kA/KvUKpK1q0PSrWbIQ5CqTTFsrXZpBACvEgQMBjlZZyI2Xw7YM1uTQ86eH1EJ+kTnQNWEghdo1x+oB0Cwc2MwuOkm56yKDLBRGoY5WRbV+vGRZfkz4UGi9NmvKTmE7rsk= ARC-Authentication-Results: i=1; server2.sourceware.org Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 4B0871042; Thu, 20 Jun 2024 06:35:28 -0700 (PDT) Received: from e121540-lin.manchester.arm.com (e121540-lin.manchester.arm.com [10.32.110.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id BAEA93F73B; Thu, 20 Jun 2024 06:35:02 -0700 (PDT) From: Richard Sandiford To: jlaw@ventanamicro.com, gcc-patches@gcc.gnu.org Cc: Richard Sandiford Subject: [PATCH 1/6] rtl-ssa: Rework _ignoring interfaces Date: Thu, 20 Jun 2024 14:34:13 +0100 Message-Id: <20240620133418.350772-2-richard.sandiford@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20240620133418.350772-1-richard.sandiford@arm.com> References: <20240620133418.350772-1-richard.sandiford@arm.com> MIME-Version: 1.0 X-Spam-Status: No, score=-20.0 required=5.0 tests=BAYES_00, GIT_PATCH_0, KAM_DMARC_NONE, KAM_DMARC_STATUS, KAM_LAZY_DOMAIN_SECURITY, KAM_SHORT, SPF_HELO_NONE, SPF_NONE, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org rtl-ssa has routines for scanning forwards or backwards for something under the control of an exclusion set. These searches are currently used for two main things: - to work out where an instruction can be moved within its EBB - to work out whether recog can add a new hard register clobber The exclusion set was originally a callback function that returned true for insns that should be ignored. However, for the late-combine work, I'd also like to be able to skip an entire definition, along with all its uses. This patch prepares for that by turning the exclusion set into an object that provides predicate member functions. Currently the only two member functions are: - should_ignore_insn: what the old callback did - should_ignore_def: the new functionality but more could be added later. Doing this also makes it easy to remove some assymmetry that I think in hindsight was a mistake: in forward scans, ignoring an insn meant ignoring all definitions in that insn (ok) and all uses of those definitions (non-obvious). The new interface makes it possible to select the required behaviour, with that behaviour being applied consistently in both directions. Now that the exclusion set is a dedicated object, rather than just a "random" function, I think it makes sense to remove the _ignoring suffix from the function names. The suffix was originally there to describe the callback, and in particular to emphasise that a true return meant "ignore" rather than "heed". gcc/ * rtl-ssa.h: Include predicates.h. * rtl-ssa/predicates.h: New file. * rtl-ssa/access-utils.h (prev_call_clobbers_ignoring): Rename to... (prev_call_clobbers): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. (next_call_clobbers_ignoring): Rename to... (next_call_clobbers): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. (first_nondebug_insn_use_ignoring): Rename to... (first_nondebug_insn_use): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. (last_nondebug_insn_use_ignoring): Rename to... (last_nondebug_insn_use): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. (last_access_ignoring): Rename to... (last_access): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. Conditionally skip definitions. (prev_access_ignoring): Rename to... (prev_access): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. (first_def_ignoring): Replace with... (first_access): ...this new function. (next_access_ignoring): Rename to... (next_access): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. Conditionally skip definitions. * rtl-ssa/change-utils.h (insn_is_changing): Delete. (restrict_movement_ignoring): Rename to... (restrict_movement): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. (recog_ignoring): Rename to... (recog): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. * rtl-ssa/changes.h (insn_is_changing_closure): Delete. * rtl-ssa/functions.h (function_info::add_regno_clobber): Treat the ignore parameter as an object with the same interface as ignore_nothing. * rtl-ssa/insn-utils.h (insn_is): Delete. * rtl-ssa/insns.h (insn_is_closure): Delete. * rtl-ssa/member-fns.inl (insn_is_changing_closure::insn_is_changing_closure): Delete. (insn_is_changing_closure::operator()): Likewise. (function_info::add_regno_clobber): Treat the ignore parameter as an object with the same interface as ignore_nothing. (ignore_changing_insns::ignore_changing_insns): New function. (ignore_changing_insns::should_ignore_insn): Likewise. * rtl-ssa/movement.h (restrict_movement_for_dead_range): Treat the ignore parameter as an object with the same interface as ignore_nothing. (restrict_movement_for_defs_ignoring): Rename to... (restrict_movement_for_defs): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. (restrict_movement_for_uses_ignoring): Rename to... (restrict_movement_for_uses): ...this and treat the ignore parameter as an object with the same interface as ignore_nothing. Conditionally skip definitions. * doc/rtl.texi: Update for above name changes. Use ignore_changing_insns instead of insn_is_changing. * config/aarch64/aarch64-cc-fusion.cc (cc_fusion::parallelize_insns): Likewise. * pair-fusion.cc (no_ignore): Delete. (latest_hazard_before, first_hazard_after): Update for above name changes. Use ignore_nothing instead of no_ignore. (pair_fusion_bb_info::fuse_pair): Update for above name changes. Use ignore_changing_insns instead of insn_is_changing. (pair_fusion::try_promote_writeback): Likewise. --- gcc/config/aarch64/aarch64-cc-fusion.cc | 4 +- gcc/doc/rtl.texi | 14 +-- gcc/pair-fusion.cc | 34 +++--- gcc/rtl-ssa.h | 1 + gcc/rtl-ssa/access-utils.h | 145 +++++++++++++----------- gcc/rtl-ssa/change-utils.h | 67 +++++------ gcc/rtl-ssa/changes.h | 13 --- gcc/rtl-ssa/functions.h | 16 ++- gcc/rtl-ssa/insn-utils.h | 8 -- gcc/rtl-ssa/insns.h | 12 -- gcc/rtl-ssa/member-fns.inl | 35 +++--- gcc/rtl-ssa/movement.h | 118 +++++++++---------- gcc/rtl-ssa/predicates.h | 58 ++++++++++ 13 files changed, 275 insertions(+), 250 deletions(-) create mode 100644 gcc/rtl-ssa/predicates.h diff --git a/gcc/config/aarch64/aarch64-cc-fusion.cc b/gcc/config/aarch64/aarch64-cc-fusion.cc index a4f43295680..e97c26682d0 100644 --- a/gcc/config/aarch64/aarch64-cc-fusion.cc +++ b/gcc/config/aarch64/aarch64-cc-fusion.cc @@ -183,7 +183,7 @@ cc_fusion::parallelize_insns (def_info *cc_def, rtx cc_set, auto other_change = insn_change::delete_insn (other_insn); insn_change *changes[] = { &other_change, &cc_change }; cc_change.move_range = cc_insn->ebb ()->insn_range (); - if (!restrict_movement_ignoring (cc_change, insn_is_changing (changes))) + if (!restrict_movement (cc_change, ignore_changing_insns (changes))) { if (dump_file && (dump_flags & TDF_DETAILS)) fprintf (dump_file, "-- cannot satisfy all definitions and uses\n"); @@ -205,7 +205,7 @@ cc_fusion::parallelize_insns (def_info *cc_def, rtx cc_set, validate_change (cc_rtl, &PATTERN (cc_rtl), m_parallel, 1); // These routines report failures themselves. - if (!recog_ignoring (attempt, cc_change, insn_is_changing (changes)) + if (!recog (attempt, cc_change, ignore_changing_insns (changes)) || !changes_are_worthwhile (changes) || !crtl->ssa->verify_insn_changes (changes)) return false; diff --git a/gcc/doc/rtl.texi b/gcc/doc/rtl.texi index aa10b5235b5..846a043bdc7 100644 --- a/gcc/doc/rtl.texi +++ b/gcc/doc/rtl.texi @@ -5073,7 +5073,7 @@ in the correct order with respect to each other. The way to do this is: @smallexample -if (!rtl_ssa::restrict_movement_ignoring (change, insn_is_changing (changes))) +if (!rtl_ssa::restrict_movement (change, ignore_changing_insns (changes))) return false; @end smallexample @@ -5085,7 +5085,7 @@ changing instructions (which might, for example, no longer need to clobber the flags register). The way to do this is: @smallexample -if (!rtl_ssa::recog_ignoring (attempt, change, insn_is_changing (changes))) +if (!rtl_ssa::recog (attempt, change, ignore_changing_insns (changes))) return false; @end smallexample @@ -5137,16 +5137,16 @@ change2.move_range = @dots{}; rtl_ssa::insn_change *changes[] = @{ &change1, &change2 @}; -auto is_changing = insn_is_changing (changes); -if (!rtl_ssa::restrict_movement_ignoring (change1, is_changing) - || !rtl_ssa::restrict_movement_ignoring (change2, is_changing)) +auto ignore = ignore_changing_insns (changes); +if (!rtl_ssa::restrict_movement (change1, ignore) + || !rtl_ssa::restrict_movement (change2, ignore)) return false; insn_change_watermark watermark; // Use validate_change etc. to change INSN1's and INSN2's patterns. @dots{} -if (!rtl_ssa::recog_ignoring (attempt, change1, is_changing) - || !rtl_ssa::recog_ignoring (attempt, change2, is_changing) +if (!rtl_ssa::recog (attempt, change1, ignore) + || !rtl_ssa::recog (attempt, change2, ignore) || !rtl_ssa::changes_are_worthwhile (changes) || !crtl->ssa->verify_insn_changes (changes)) return false; diff --git a/gcc/pair-fusion.cc b/gcc/pair-fusion.cc index 26b2284ed37..31d2c21c88f 100644 --- a/gcc/pair-fusion.cc +++ b/gcc/pair-fusion.cc @@ -563,9 +563,6 @@ pair_fusion_bb_info::track_access (insn_info *insn, bool load_p, rtx mem) } } -// Dummy predicate that never ignores any insns. -static bool no_ignore (insn_info *) { return false; } - // Return the latest dataflow hazard before INSN. // // If IGNORE is non-NULL, this points to a sub-rtx which we should ignore for @@ -643,9 +640,8 @@ latest_hazard_before (insn_info *insn, rtx *ignore, if (!call_group->clobbers (def->resource ())) continue; - auto clobber_insn = prev_call_clobbers_ignoring (*call_group, - def->insn (), - no_ignore); + auto clobber_insn = prev_call_clobbers (*call_group, def->insn (), + ignore_nothing ()); if (clobber_insn) hazard (clobber_insn); } @@ -704,9 +700,8 @@ first_hazard_after (insn_info *insn, rtx *ignore) if (!call_group->clobbers (def->resource ())) continue; - auto clobber_insn = next_call_clobbers_ignoring (*call_group, - def->insn (), - no_ignore); + auto clobber_insn = next_call_clobbers (*call_group, def->insn (), + ignore_nothing ()); if (clobber_insn) hazard (clobber_insn); } @@ -733,16 +728,15 @@ first_hazard_after (insn_info *insn, rtx *ignore) // Also need to handle call clobbers of our uses (again WaR). // - // See restrict_movement_for_uses_ignoring for why we don't - // need to check backwards for call clobbers. + // See restrict_movement_for_uses for why we don't need to check + // backwards for call clobbers. for (auto call_group : use->ebb ()->call_clobbers ()) { if (!call_group->clobbers (use->resource ())) continue; - auto clobber_insn = next_call_clobbers_ignoring (*call_group, - use->insn (), - no_ignore); + auto clobber_insn = next_call_clobbers (*call_group, use->insn (), + ignore_nothing ()); if (clobber_insn) hazard (clobber_insn); } @@ -1965,12 +1959,12 @@ pair_fusion_bb_info::fuse_pair (bool load_p, } } - auto is_changing = insn_is_changing (changes); + auto ignore = ignore_changing_insns (changes); for (unsigned i = 0; i < changes.length (); i++) - gcc_assert (rtl_ssa::restrict_movement_ignoring (*changes[i], is_changing)); + gcc_assert (rtl_ssa::restrict_movement (*changes[i], ignore)); // Check the pair pattern is recog'd. - if (!rtl_ssa::recog_ignoring (attempt, *pair_change, is_changing)) + if (!rtl_ssa::recog (attempt, *pair_change, ignore)) { if (dump_file) fprintf (dump_file, " failed to form pair, recog failed\n"); @@ -2953,11 +2947,11 @@ pair_fusion::try_promote_writeback (insn_info *insn, bool load_p) pair_change.new_defs); gcc_assert (pair_change.new_defs.is_valid ()); - auto is_changing = insn_is_changing (changes); + auto ignore = ignore_changing_insns (changes); for (unsigned i = 0; i < ARRAY_SIZE (changes); i++) - gcc_assert (rtl_ssa::restrict_movement_ignoring (*changes[i], is_changing)); + gcc_assert (rtl_ssa::restrict_movement (*changes[i], ignore)); - if (!rtl_ssa::recog_ignoring (attempt, pair_change, is_changing)) + if (!rtl_ssa::recog (attempt, pair_change, ignore)) { if (dump_file) fprintf (dump_file, "i%d: recog failed on wb pair, bailing out\n", diff --git a/gcc/rtl-ssa.h b/gcc/rtl-ssa.h index 17337639ae8..2718d97b6d9 100644 --- a/gcc/rtl-ssa.h +++ b/gcc/rtl-ssa.h @@ -63,6 +63,7 @@ #include "rtl-ssa/blocks.h" #include "rtl-ssa/changes.h" #include "rtl-ssa/functions.h" +#include "rtl-ssa/predicates.h" #include "rtl-ssa/is-a.inl" #include "rtl-ssa/access-utils.h" #include "rtl-ssa/insn-utils.h" diff --git a/gcc/rtl-ssa/access-utils.h b/gcc/rtl-ssa/access-utils.h index f889300666d..8805eec1d7f 100644 --- a/gcc/rtl-ssa/access-utils.h +++ b/gcc/rtl-ssa/access-utils.h @@ -321,19 +321,22 @@ int lookup_def (def_splay_tree &, insn_info *); int lookup_clobber (clobber_tree &, insn_info *); int lookup_call_clobbers (insn_call_clobbers_tree &, insn_info *); -// Search backwards from immediately before INSN for the first instruction -// recorded in TREE, ignoring any instruction I for which IGNORE (I) is true. -// Return null if no such instruction exists. -template +// Search backwards from immediately before INSN for the first "relevant" +// instruction recorded in TREE. IGNORE is an object that provides the same +// interface as ignore_nothing; it defines which insns are "relevant" +// and which should be ignored. +// +// Return null if no such relevant instruction exists. +template insn_info * -prev_call_clobbers_ignoring (insn_call_clobbers_tree &tree, insn_info *insn, - IgnorePredicate ignore) +prev_call_clobbers (insn_call_clobbers_tree &tree, insn_info *insn, + IgnorePredicates ignore) { if (!tree) return nullptr; int comparison = lookup_call_clobbers (tree, insn); - while (comparison <= 0 || ignore (tree->insn ())) + while (comparison <= 0 || ignore.should_ignore_insn (tree->insn ())) { if (!tree.splay_prev_node ()) return nullptr; @@ -343,19 +346,22 @@ prev_call_clobbers_ignoring (insn_call_clobbers_tree &tree, insn_info *insn, return tree->insn (); } -// Search forwards from immediately after INSN for the first instruction -// recorded in TREE, ignoring any instruction I for which IGNORE (I) is true. -// Return null if no such instruction exists. -template +// Search forwards from immediately after INSN for the first "relevant" +// instruction recorded in TREE. IGNORE is an object that provides the +// same interface as ignore_nothing; it defines which insns are "relevant" +// and which should be ignored. +// +// Return null if no such relevant instruction exists. +template insn_info * -next_call_clobbers_ignoring (insn_call_clobbers_tree &tree, insn_info *insn, - IgnorePredicate ignore) +next_call_clobbers (insn_call_clobbers_tree &tree, insn_info *insn, + IgnorePredicates ignore) { if (!tree) return nullptr; int comparison = lookup_call_clobbers (tree, insn); - while (comparison >= 0 || ignore (tree->insn ())) + while (comparison >= 0 || ignore.should_ignore_insn (tree->insn ())) { if (!tree.splay_next_node ()) return nullptr; @@ -370,17 +376,18 @@ next_call_clobbers_ignoring (insn_call_clobbers_tree &tree, insn_info *insn, inline insn_info * next_call_clobbers (insn_call_clobbers_tree &tree, insn_info *insn) { - auto ignore = [](const insn_info *) { return false; }; - return next_call_clobbers_ignoring (tree, insn, ignore); + return next_call_clobbers (tree, insn, ignore_nothing ()); } -// If ACCESS is a set, return the first use of ACCESS by a nondebug insn I -// for which IGNORE (I) is false. Return null if ACCESS is not a set or if -// no such use exists. -template +// If ACCESS is a set, return the first "relevant" use of ACCESS by a +// nondebug insn. IGNORE is an object that provides the same interface +// as ignore_nothing; it defines which accesses and insns are "relevant" +// and which should be ignored. +// +// Return null if ACCESS is not a set or if no such relevant use exists. +template inline use_info * -first_nondebug_insn_use_ignoring (const access_info *access, - IgnorePredicate ignore) +first_nondebug_insn_use (const access_info *access, IgnorePredicates ignore) { if (const set_info *set = set_with_nondebug_insn_uses (access)) { @@ -389,7 +396,7 @@ first_nondebug_insn_use_ignoring (const access_info *access, use_info *use = set->first_use (); do { - if (!ignore (use->insn ())) + if (!ignore.should_ignore_insn (use->insn ())) return use; use = use->next_nondebug_insn_use (); } @@ -398,13 +405,15 @@ first_nondebug_insn_use_ignoring (const access_info *access, return nullptr; } -// If ACCESS is a set, return the last use of ACCESS by a nondebug insn I for -// which IGNORE (I) is false. Return null if ACCESS is not a set or if no -// such use exists. -template +// If ACCESS is a set, return the last "relevant" use of ACCESS by a +// nondebug insn. IGNORE is an object that provides the same interface +// as ignore_nothing; it defines which accesses and insns are "relevant" +// and which should be ignored. +// +// Return null if ACCESS is not a set or if no such relevant use exists. +template inline use_info * -last_nondebug_insn_use_ignoring (const access_info *access, - IgnorePredicate ignore) +last_nondebug_insn_use (const access_info *access, IgnorePredicates ignore) { if (const set_info *set = set_with_nondebug_insn_uses (access)) { @@ -413,7 +422,7 @@ last_nondebug_insn_use_ignoring (const access_info *access, use_info *use = set->last_nondebug_insn_use (); do { - if (!ignore (use->insn ())) + if (!ignore.should_ignore_insn (use->insn ())) return use; use = use->prev_use (); } @@ -427,7 +436,8 @@ last_nondebug_insn_use_ignoring (const access_info *access, // Otherwise, search backwards for an access to DEF->resource (), starting at // the end of DEF's live range. Ignore clobbers if IGNORE_CLOBBERS_SETTING // is YES, otherwise treat them like any other access. Also ignore any -// access A for which IGNORE (access_insn (A)) is true. +// accesses and insns that IGNORE says should be ignored, where IGNORE +// is an object that provides the same interface as ignore_nothing. // // Thus if DEF is a set that is used by nondebug insns, the first access // that the function considers is the last such use of the set. Otherwise, @@ -438,23 +448,21 @@ last_nondebug_insn_use_ignoring (const access_info *access, // // Note that this function does not consider separately-recorded call clobbers, // although such clobbers are only relevant if IGNORE_CLOBBERS_SETTING is NO. -template +template access_info * -last_access_ignoring (def_info *def, ignore_clobbers ignore_clobbers_setting, - IgnorePredicate ignore) +last_access (def_info *def, ignore_clobbers ignore_clobbers_setting, + IgnorePredicates ignore) { while (def) { auto *clobber = dyn_cast (def); if (clobber && ignore_clobbers_setting == ignore_clobbers::YES) def = first_clobber_in_group (clobber); - else + else if (!ignore.should_ignore_def (def)) { - if (use_info *use = last_nondebug_insn_use_ignoring (def, ignore)) + if (use_info *use = last_nondebug_insn_use (def, ignore)) return use; - - insn_info *insn = def->insn (); - if (!ignore (insn)) + if (!ignore.should_ignore_insn (def->insn ())) return def; } def = def->prev_def (); @@ -465,8 +473,9 @@ last_access_ignoring (def_info *def, ignore_clobbers ignore_clobbers_setting, // Search backwards for an access to DEF->resource (), starting // immediately before the point at which DEF occurs. Ignore clobbers // if IGNORE_CLOBBERS_SETTING is YES, otherwise treat them like any other -// access. Also ignore any access A for which IGNORE (access_insn (A)) -// is true. +// access. Also ignore any accesses and insns that IGNORE says should be +// ignored, where IGNORE is an object that provides the same interface as +// ignore_nothing. // // Thus if DEF->insn () uses DEF->resource (), that use is the first access // that the function considers, since an instruction's uses occur strictly @@ -474,40 +483,44 @@ last_access_ignoring (def_info *def, ignore_clobbers ignore_clobbers_setting, // // Note that this function does not consider separately-recorded call clobbers, // although such clobbers are only relevant if IGNORE_CLOBBERS_SETTING is NO. -template +template inline access_info * -prev_access_ignoring (def_info *def, ignore_clobbers ignore_clobbers_setting, - IgnorePredicate ignore) +prev_access (def_info *def, ignore_clobbers ignore_clobbers_setting, + IgnorePredicates ignore) { - return last_access_ignoring (def->prev_def (), ignore_clobbers_setting, - ignore); + return last_access (def->prev_def (), ignore_clobbers_setting, ignore); } // If DEF is null, return null. // -// Otherwise, search forwards for a definition of DEF->resource (), +// Otherwise, search forwards for an access to DEF->resource (), // starting at DEF itself. Ignore clobbers if IGNORE_CLOBBERS_SETTING // is YES, otherwise treat them like any other access. Also ignore any -// definition D for which IGNORE (D->insn ()) is true. +// accesses and insns that IGNORE says should be ignored, where IGNORE +// is an object that provides the same interface as ignore_nothing. // // Return the definition found, or null if there is no access that meets // the criteria. // // Note that this function does not consider separately-recorded call clobbers, // although such clobbers are only relevant if IGNORE_CLOBBERS_SETTING is NO. -template -def_info * -first_def_ignoring (def_info *def, ignore_clobbers ignore_clobbers_setting, - IgnorePredicate ignore) +template +access_info * +first_access (def_info *def, ignore_clobbers ignore_clobbers_setting, + IgnorePredicates ignore) { while (def) { auto *clobber = dyn_cast (def); if (clobber && ignore_clobbers_setting == ignore_clobbers::YES) def = last_clobber_in_group (clobber); - else if (!ignore (def->insn ())) - return def; - + else if (!ignore.should_ignore_def (def)) + { + if (!ignore.should_ignore_insn (def->insn ())) + return def; + if (use_info *use = first_nondebug_insn_use (def, ignore)) + return use; + } def = def->next_def (); } return nullptr; @@ -516,27 +529,29 @@ first_def_ignoring (def_info *def, ignore_clobbers ignore_clobbers_setting, // Search forwards for the next access to DEF->resource (), // starting immediately after DEF's instruction. Ignore clobbers if // IGNORE_CLOBBERS_SETTING is YES, otherwise treat them like any other access. -// Also ignore any access A for which IGNORE (access_insn (A)) is true; -// in this context, ignoring a set includes ignoring all uses of the set. +// Also ignore any accesses and insns that IGNORE says should be ignored, +// where IGNORE is an object that provides the same interface as +// ignore_nothing. // // Thus if DEF is a set with uses by nondebug insns, the first access that the -// function considers is the first such use of the set. +// function considers is the first such use of the set. Otherwise, the first +// access that the function considers is the definition after DEF. // // Return the access found, or null if there is no access that meets the // criteria. // // Note that this function does not consider separately-recorded call clobbers, // although such clobbers are only relevant if IGNORE_CLOBBERS_SETTING is NO. -template +template access_info * -next_access_ignoring (def_info *def, ignore_clobbers ignore_clobbers_setting, - IgnorePredicate ignore) +next_access (def_info *def, ignore_clobbers ignore_clobbers_setting, + IgnorePredicates ignore) { - if (use_info *use = first_nondebug_insn_use_ignoring (def, ignore)) - return use; + if (!ignore.should_ignore_def (def)) + if (use_info *use = first_nondebug_insn_use (def, ignore)) + return use; - return first_def_ignoring (def->next_def (), ignore_clobbers_setting, - ignore); + return first_access (def->next_def (), ignore_clobbers_setting, ignore); } // Return true if ACCESS1 should before ACCESS2 in an access_array. diff --git a/gcc/rtl-ssa/change-utils.h b/gcc/rtl-ssa/change-utils.h index fce41b0157a..fa27d1ad047 100644 --- a/gcc/rtl-ssa/change-utils.h +++ b/gcc/rtl-ssa/change-utils.h @@ -30,25 +30,15 @@ insn_is_changing (array_slice changes, return false; } -// Return a closure of insn_is_changing, for use as a predicate. -// This could be done using local lambdas instead, but the predicate is -// used often enough that having a class should be more convenient and allow -// reuse of template instantiations. -// -// We don't use std::bind because it would involve an indirect function call, -// whereas this function is used in relatively performance-critical code. -inline insn_is_changing_closure -insn_is_changing (array_slice changes) -{ - return insn_is_changing_closure (changes); -} - // Restrict CHANGE.move_range so that the changed instruction can perform -// all its definitions and uses. Assume that if: +// all its definitions and uses. +// +// IGNORE is an object that provides the same interface as ignore_nothing. +// Assume that if: // // - CHANGE contains an access A1 of resource R; // - an instruction I2 contains another access A2 to R; and -// - IGNORE (I2) is true +// - IGNORE says that I2 should be ignored // // then either: // @@ -56,31 +46,33 @@ insn_is_changing (array_slice changes) // - something will ensure that A1 and A2 maintain their current order, // without this having to be enforced by CHANGE's move range. // -// IGNORE should return true for CHANGE.insn (). +// Assume the same thing about a definition D of R, and about all uses of D, +// if IGNORE says that D should be ignored. +// +// IGNORE should ignore CHANGE.insn (). // // Return true on success, otherwise leave CHANGE.move_range in an invalid // state. // // This function only works correctly for instructions that remain within // the same extended basic block. -template +template bool -restrict_movement_ignoring (insn_change &change, IgnorePredicate ignore) +restrict_movement (insn_change &change, IgnorePredicates ignore) { // Uses generally lead to failure quicker, so test those first. - return (restrict_movement_for_uses_ignoring (change.move_range, - change.new_uses, ignore) - && restrict_movement_for_defs_ignoring (change.move_range, - change.new_defs, ignore) + return (restrict_movement_for_uses (change.move_range, + change.new_uses, ignore) + && restrict_movement_for_defs (change.move_range, + change.new_defs, ignore) && canonicalize_move_range (change.move_range, change.insn ())); } -// Like restrict_movement_ignoring, but ignore only the instruction -// that is being changed. +// As above, but ignore only the instruction that is being changed. inline bool restrict_movement (insn_change &change) { - return restrict_movement_ignoring (change, insn_is (change.insn ())); + return restrict_movement (change, ignore_insn (change.insn ())); } using add_regno_clobber_fn = std::function +template inline bool -recog_ignoring (obstack_watermark &watermark, insn_change &change, - IgnorePredicate ignore) +recog (obstack_watermark &watermark, insn_change &change, + IgnorePredicates ignore) { auto add_regno_clobber = [&](insn_change &change, unsigned int regno) { @@ -111,12 +107,11 @@ recog_ignoring (obstack_watermark &watermark, insn_change &change, return recog_internal (change, add_regno_clobber); } -// As for recog_ignoring, but ignore only the instruction that is being -// changed. +// As above, but ignore only the instruction that is being changed. inline bool recog (obstack_watermark &watermark, insn_change &change) { - return recog_ignoring (watermark, change, insn_is (change.insn ())); + return recog (watermark, change, ignore_insn (change.insn ())); } // Check whether insn costs indicate that the net effect of the changes diff --git a/gcc/rtl-ssa/changes.h b/gcc/rtl-ssa/changes.h index 35ab02243a9..0bcd962fa77 100644 --- a/gcc/rtl-ssa/changes.h +++ b/gcc/rtl-ssa/changes.h @@ -98,19 +98,6 @@ private: bool m_is_deletion; }; -// A class that represents a closure of the two-argument form of -// insn_is_changing. See the comment above the one-argument form -// for details. -class insn_is_changing_closure -{ -public: - insn_is_changing_closure (array_slice changes); - bool operator() (const insn_info *) const; - -private: - array_slice m_changes; -}; - void pp_insn_change (pretty_printer *, const insn_change &); } diff --git a/gcc/rtl-ssa/functions.h b/gcc/rtl-ssa/functions.h index f5aca643beb..479c6992e97 100644 --- a/gcc/rtl-ssa/functions.h +++ b/gcc/rtl-ssa/functions.h @@ -165,16 +165,22 @@ public: // If CHANGE doesn't already clobber REGNO, try to add such a clobber, // limiting the movement range in order to make the clobber valid. - // When determining whether REGNO is live, ignore accesses made by an - // instruction I if IGNORE (I) is true. The caller then assumes the - // responsibility of ensuring that CHANGE and I are placed in a valid order. + // Use IGNORE to guide this process, where IGNORE is an object that + // provides the same interface as ignore_nothing. + // + // That is, when determining whether REGNO is live, ignore accesses made + // by an instruction I if IGNORE says that I should be ignored. The caller + // then assumes the responsibility of ensuring that CHANGE and I are placed + // in a valid order. Similarly, ignore live ranges associated/ with a + // definition of REGNO if IGNORE says that that definition should be + // ignored. // // Return true on success. Leave CHANGE unmodified when returning false. // // WATERMARK is a watermark returned by new_change_attempt (). - template + template bool add_regno_clobber (obstack_watermark &watermark, insn_change &change, - unsigned int regno, IgnorePredicate ignore); + unsigned int regno, IgnorePredicates ignore); // Return true if change_insns will be able to perform the changes // described by CHANGES. diff --git a/gcc/rtl-ssa/insn-utils.h b/gcc/rtl-ssa/insn-utils.h index bd3a4cbdcfa..1c54fe662e3 100644 --- a/gcc/rtl-ssa/insn-utils.h +++ b/gcc/rtl-ssa/insn-utils.h @@ -35,12 +35,4 @@ later_insn (insn_info *insn1, insn_info *insn2) return *insn1 < *insn2 ? insn2 : insn1; } -// Return a closure of operator== for INSN. See insn_is_changing for -// the rationale for defining the function this way. -inline insn_is_closure -insn_is (const insn_info *insn) -{ - return insn_is_closure (insn); -} - } diff --git a/gcc/rtl-ssa/insns.h b/gcc/rtl-ssa/insns.h index 334d02888ca..1ba56abc2ca 100644 --- a/gcc/rtl-ssa/insns.h +++ b/gcc/rtl-ssa/insns.h @@ -493,18 +493,6 @@ public: insn_info *last; }; -// A class that represents a closure of operator== for instructions. -// This is used by insn_is; see there for details. -class insn_is_closure -{ -public: - insn_is_closure (const insn_info *insn) : m_insn (insn) {} - bool operator() (const insn_info *other) const { return m_insn == other; } - -private: - const insn_info *m_insn; -}; - void pp_insn (pretty_printer *, const insn_info *); } diff --git a/gcc/rtl-ssa/member-fns.inl b/gcc/rtl-ssa/member-fns.inl index e4825ad2a18..833907b62c9 100644 --- a/gcc/rtl-ssa/member-fns.inl +++ b/gcc/rtl-ssa/member-fns.inl @@ -870,21 +870,6 @@ inline insn_change::insn_change (insn_info *insn, delete_action) { } -inline insn_is_changing_closure:: -insn_is_changing_closure (array_slice changes) - : m_changes (changes) -{ -} - -inline bool -insn_is_changing_closure::operator() (const insn_info *insn) const -{ - for (const insn_change *change : m_changes) - if (change->insn () == insn) - return true; - return false; -} - inline iterator_range function_info::bbs () const { @@ -963,11 +948,11 @@ function_info::single_dominating_def (unsigned int regno) const return nullptr; } -template +template bool function_info::add_regno_clobber (obstack_watermark &watermark, insn_change &change, unsigned int regno, - IgnorePredicate ignore) + IgnorePredicates ignore) { // Check whether CHANGE already clobbers REGNO. if (find_access (change.new_defs, regno)) @@ -1003,4 +988,20 @@ function_info::change_alloc (obstack_watermark &wm, Ts... args) return new (addr) T (std::forward (args)...); } +inline +ignore_changing_insns:: +ignore_changing_insns (array_slice changes) + : m_changes (changes) +{ +} + +inline bool +ignore_changing_insns::should_ignore_insn (const insn_info *insn) +{ + for (const insn_change *change : m_changes) + if (change->insn () == insn) + return true; + return false; +} + } diff --git a/gcc/rtl-ssa/movement.h b/gcc/rtl-ssa/movement.h index f55c234e824..17d31e0b5cb 100644 --- a/gcc/rtl-ssa/movement.h +++ b/gcc/rtl-ssa/movement.h @@ -83,10 +83,13 @@ canonicalize_move_range (insn_range_info &move_range, insn_info *insn) } // Try to restrict movement range MOVE_RANGE of INSN so that it can set -// or clobber REGNO. Assume that if: +// or clobber REGNO. +// +// IGNORE is an object that provides the same interface as ignore_nothing. +// Assume that if: // // - an instruction I2 contains another access A to REGNO; and -// - IGNORE (I2) is true +// - IGNORE says that I2 should be ignored // // then either: // @@ -94,15 +97,18 @@ canonicalize_move_range (insn_range_info &move_range, insn_info *insn) // - something will ensure that the new definition of REGNO does not // interfere with A, without this having to be enforced by I1's move range. // +// If IGNORE says that a definition D of REGNO should be ignored, assume that +// the new definition of REGNO will not conflict with D. +// // Return true on success, otherwise leave MOVE_RANGE in an invalid state. // // This function only works correctly for instructions that remain within // the same extended basic block. -template +template bool restrict_movement_for_dead_range (insn_range_info &move_range, unsigned int regno, insn_info *insn, - IgnorePredicate ignore) + IgnorePredicates ignore) { // Find a definition at or neighboring INSN. resource_info resource = full_register (regno); @@ -141,17 +147,18 @@ restrict_movement_for_dead_range (insn_range_info &move_range, { // Stop the instruction moving beyond the previous relevant access // to REGNO. - access_info *prev_access - = last_access_ignoring (prev, ignore_clobbers::YES, ignore); + access_info *prev_access = last_access (prev, ignore_clobbers::YES, + ignore); if (prev_access) move_range = move_later_than (move_range, access_insn (prev_access)); } - // Stop the instruction moving beyond the next relevant definition of REGNO. + // Stop the instruction moving beyond the next relevant use or definition + // of REGNO. def_info *next = dl.matching_set_or_first_def_of_next_group (); - next = first_def_ignoring (next, ignore_clobbers::YES, ignore); - if (next) - move_range = move_earlier_than (move_range, next->insn ()); + access_info *next_access = first_access (next, ignore_clobbers::YES, ignore); + if (next_access) + move_range = move_earlier_than (move_range, access_insn (next_access)); return canonicalize_move_range (move_range, insn); } @@ -159,11 +166,14 @@ restrict_movement_for_dead_range (insn_range_info &move_range, // Try to restrict movement range MOVE_RANGE so that it is possible for the // instruction being moved ("instruction I1") to perform all the definitions // in DEFS while still preserving dependencies between those definitions -// and surrounding instructions. Assume that if: +// and surrounding instructions. +// +// IGNORE is an object that provides the same interface as ignore_nothing. +// Assume that if: // // - DEFS contains a definition D of resource R; // - an instruction I2 contains another access A to R; and -// - IGNORE (I2) is true +// - IGNORE says that I2 should be ignored // // then either: // @@ -171,14 +181,17 @@ restrict_movement_for_dead_range (insn_range_info &move_range, // - something will ensure that D and A maintain their current order, // without this having to be enforced by I1's move range. // +// Assume the same thing about a definition D and all uses of D if IGNORE +// says that D should be ignored. +// // Return true on success, otherwise leave MOVE_RANGE in an invalid state. // // This function only works correctly for instructions that remain within // the same extended basic block. -template +template bool -restrict_movement_for_defs_ignoring (insn_range_info &move_range, - def_array defs, IgnorePredicate ignore) +restrict_movement_for_defs (insn_range_info &move_range, def_array defs, + IgnorePredicates ignore) { for (def_info *def : defs) { @@ -194,29 +207,16 @@ restrict_movement_for_defs_ignoring (insn_range_info &move_range, // are being moved at once. bool is_clobber = is_a (def); - // Search back for the first unfiltered use or definition of the + // Search back for the first relevant use or definition of the // same resource. access_info *access; - access = prev_access_ignoring (def, ignore_clobbers (is_clobber), - ignore); + access = prev_access (def, ignore_clobbers (is_clobber), ignore); if (access) move_range = move_later_than (move_range, access_insn (access)); - // Search forward for the first unfiltered use of DEF, - // or the first unfiltered definition that follows DEF. - // - // We don't need to consider uses of following definitions, since - // if IGNORE (D->insn ()) is true for some definition D, the caller - // is guarantees that either - // - // - D will be removed, and thus its uses will be removed; or - // - D will occur after DEF, and thus D's uses will also occur - // after DEF. - // - // This is purely a simplification: we could also process D's uses, - // but we don't need to. - access = next_access_ignoring (def, ignore_clobbers (is_clobber), - ignore); + // Search forward for the next relevant use or definition of the + // same resource. + access = next_access (def, ignore_clobbers (is_clobber), ignore); if (access) move_range = move_earlier_than (move_range, access_insn (access)); @@ -238,13 +238,11 @@ restrict_movement_for_defs_ignoring (insn_range_info &move_range, return false; insn_info *insn; - insn = prev_call_clobbers_ignoring (*call_group, def->insn (), - ignore); + insn = prev_call_clobbers (*call_group, def->insn (), ignore); if (insn) move_range = move_later_than (move_range, insn); - insn = next_call_clobbers_ignoring (*call_group, def->insn (), - ignore); + insn = next_call_clobbers (*call_group, def->insn (), ignore); if (insn) move_range = move_earlier_than (move_range, insn); } @@ -262,11 +260,11 @@ restrict_movement_for_defs_ignoring (insn_range_info &move_range, return bool (move_range); } -// Like restrict_movement_for_defs_ignoring, but for the uses in USES. -template +// Like restrict_movement_for_defs, but for the uses in USES. +template bool -restrict_movement_for_uses_ignoring (insn_range_info &move_range, - use_array uses, IgnorePredicate ignore) +restrict_movement_for_uses (insn_range_info &move_range, use_array uses, + IgnorePredicates ignore) { for (const use_info *use : uses) { @@ -284,31 +282,21 @@ restrict_movement_for_uses_ignoring (insn_range_info &move_range, if (use->is_in_debug_insn ()) continue; - // If the used value is defined by an instruction I2 for which - // IGNORE (I2) is true, the caller guarantees that I2 will occur - // before change.insn (). Otherwise, make sure that the use occurs - // after the definition. + // If the used value is defined by an ignored instruction I2, + // the caller guarantees that I2 will occur before change.insn () + // and that its value will still be available at change.insn (). + // Otherwise, make sure that the use occurs after the definition. insn_info *insn = set->insn (); - if (!ignore (insn)) + if (!ignore.should_ignore_def (set) + && !ignore.should_ignore_insn (insn)) move_range = move_later_than (move_range, insn); - // Search forward for the first unfiltered definition that follows SET. - // - // We don't need to consider the uses of these definitions, since - // if IGNORE (D->insn ()) is true for some definition D, the caller - // is guarantees that either - // - // - D will be removed, and thus its uses will be removed; or - // - D will occur after USE, and thus D's uses will also occur - // after USE. - // - // This is purely a simplification: we could also process D's uses, - // but we don't need to. - def_info *def; - def = first_def_ignoring (set->next_def (), ignore_clobbers::NO, - ignore); - if (def) - move_range = move_earlier_than (move_range, def->insn ()); + // Search forward after SET's live range for the first relevant + // use or definition of the same resource. + access_info *access; + access = first_access (set->next_def (), ignore_clobbers::NO, ignore); + if (access) + move_range = move_earlier_than (move_range, access_insn (access)); // If USE uses a hard register, take any call clobbers into account too. // SET will necessarily occur after any previous call clobber, so we @@ -326,8 +314,8 @@ restrict_movement_for_uses_ignoring (insn_range_info &move_range, if (!move_range) return false; - insn_info *insn = next_call_clobbers_ignoring (*call_group, - use->insn (), ignore); + insn_info *insn = next_call_clobbers (*call_group, use->insn (), + ignore); if (insn) move_range = move_earlier_than (move_range, insn); } diff --git a/gcc/rtl-ssa/predicates.h b/gcc/rtl-ssa/predicates.h new file mode 100644 index 00000000000..225a8c658b4 --- /dev/null +++ b/gcc/rtl-ssa/predicates.h @@ -0,0 +1,58 @@ +// RTL SSA predicate classes -*- C++ -*- +// Copyright (C) 2024 Free Software Foundation, Inc. +// +// This file is part of GCC. +// +// GCC is free software; you can redistribute it and/or modify it under +// the terms of the GNU General Public License as published by the Free +// Software Foundation; either version 3, or (at your option) any later +// version. +// +// GCC is distributed in the hope that it will be useful, but WITHOUT ANY +// WARRANTY; without even the implied warranty of MERCHANTABILITY or +// FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License +// for more details. +// +// You should have received a copy of the GNU General Public License +// along with GCC; see the file COPYING3. If not see +// . + +namespace rtl_ssa { + +// Collects predicates that affect a scan over the IR, specifying what +// (if anything) should be ignored. +struct ignore_nothing +{ + // Return true if the scan should ignore the given definition + // and all uses of the definition. + bool should_ignore_def (const def_info *) { return false; } + + // Return true if the scan should ignore the given instruction. + bool should_ignore_insn (const insn_info *) { return false; } +}; + +// Predicates that ignore the instruction passed to the constructor +// (and nothing else). +class ignore_insn : public ignore_nothing +{ +public: + ignore_insn (const insn_info *insn) : m_insn (insn) {} + bool should_ignore_insn (const insn_info *insn) { return insn == m_insn; } + +private: + const insn_info *m_insn; +}; + +// Predicates that ignore all the instructions being changed by a set +// of insn_changes. +class ignore_changing_insns : public ignore_nothing +{ +public: + ignore_changing_insns (array_slice); + bool should_ignore_insn (const insn_info *); + +private: + array_slice m_changes; +}; + +} From patchwork Thu Jun 20 13:34:14 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Sandiford X-Patchwork-Id: 1950176 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@legolas.ozlabs.org Authentication-Results: legolas.ozlabs.org; spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org (client-ip=2620:52:3:1:0:246e:9693:128c; helo=server2.sourceware.org; envelope-from=gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org; receiver=patchwork.ozlabs.org) Received: from server2.sourceware.org (server2.sourceware.org [IPv6:2620:52:3:1:0:246e:9693:128c]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature ECDSA (secp384r1) server-digest SHA384) (No client certificate requested) by legolas.ozlabs.org (Postfix) with ESMTPS id 4W4hMC4bj7z20Wb for ; Thu, 20 Jun 2024 23:35:35 +1000 (AEST) Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 9EDD0389366E for ; Thu, 20 Jun 2024 13:35:32 +0000 (GMT) X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by sourceware.org (Postfix) with ESMTP id 9E98F3892474 for ; Thu, 20 Jun 2024 13:35:04 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 9E98F3892474 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org 9E98F3892474 Authentication-Results: server2.sourceware.org; arc=none smtp.remote-ip=217.140.110.172 ARC-Seal: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890506; cv=none; b=Q43mOkkqX5VF5VpAX59ufJdJ3l5RxZ14QRYO6pPHNMB2XWVLSipIvXmpCBD6hoWR0Vmb2acFL9/2IQg1ogs//7HV61uR/6/rR66ACNsdwunsDDWQeELMNNN9RLlypAWlKfzvuVMB1n9CvwaFdGCrNPtAnig1aLvIhkXaDD9BC5c= ARC-Message-Signature: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890506; c=relaxed/simple; bh=ChLQkzUk0ycFP6/xsZu0LBo0oPMUt5ixGhFtbh2AcIQ=; h=From:To:Subject:Date:Message-Id:MIME-Version; b=inM1FPL7oTMRiZbCGky4v9n0gIijxEEsGhO+4uHG2AGcKYXR6oLU5vWHUigrUsEjFiC344Cpw+gRSSHDXhO63SaNxDU1/q1QW4Ih3JtXRbb5DKT7/TyYZ130bXyq1fWB3G+96kbIvbm+++9LzZfrlbZ2r1u5UqtzAzu0tWJcCr4= ARC-Authentication-Results: i=1; server2.sourceware.org Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 197741684; Thu, 20 Jun 2024 06:35:29 -0700 (PDT) Received: from e121540-lin.manchester.arm.com (e121540-lin.manchester.arm.com [10.32.110.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id C7EB13F73B; Thu, 20 Jun 2024 06:35:03 -0700 (PDT) From: Richard Sandiford To: jlaw@ventanamicro.com, gcc-patches@gcc.gnu.org Cc: Richard Sandiford Subject: [PATCH 2/6] rtl-ssa: Don't cost no-op moves Date: Thu, 20 Jun 2024 14:34:14 +0100 Message-Id: <20240620133418.350772-3-richard.sandiford@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20240620133418.350772-1-richard.sandiford@arm.com> References: <20240620133418.350772-1-richard.sandiford@arm.com> MIME-Version: 1.0 X-Spam-Status: No, score=-20.0 required=5.0 tests=BAYES_00, GIT_PATCH_0, KAM_DMARC_NONE, KAM_DMARC_STATUS, KAM_LAZY_DOMAIN_SECURITY, SPF_HELO_NONE, SPF_NONE, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org No-op moves are given the code NOOP_MOVE_INSN_CODE if we plan to delete them later. Such insns shouldn't be costed, partly because they're going to disappear, and partly because targets won't recognise the insn code. gcc/ * rtl-ssa/changes.cc (rtl_ssa::changes_are_worthwhile): Don't cost no-op moves. * rtl-ssa/insns.cc (insn_info::calculate_cost): Likewise. --- gcc/rtl-ssa/changes.cc | 6 +++++- gcc/rtl-ssa/insns.cc | 7 ++++++- 2 files changed, 11 insertions(+), 2 deletions(-) diff --git a/gcc/rtl-ssa/changes.cc b/gcc/rtl-ssa/changes.cc index c5ac4956a19..bc80d7da829 100644 --- a/gcc/rtl-ssa/changes.cc +++ b/gcc/rtl-ssa/changes.cc @@ -177,13 +177,17 @@ rtl_ssa::changes_are_worthwhile (array_slice changes, auto entry_count = ENTRY_BLOCK_PTR_FOR_FN (cfun)->count; for (insn_change *change : changes) { + // Count zero for the old cost if the old instruction was a no-op + // move or had an unknown cost. This should reduce the chances of + // making an unprofitable change. old_cost += change->old_cost (); basic_block cfg_bb = change->bb ()->cfg_bb (); bool for_speed = optimize_bb_for_speed_p (cfg_bb); if (for_speed) weighted_old_cost += (cfg_bb->count.to_sreal_scale (entry_count) * change->old_cost ()); - if (!change->is_deletion ()) + if (!change->is_deletion () + && INSN_CODE (change->rtl ()) != NOOP_MOVE_INSN_CODE) { change->new_cost = insn_cost (change->rtl (), for_speed); /* If the cost is unknown, replacement is not worthwhile. */ diff --git a/gcc/rtl-ssa/insns.cc b/gcc/rtl-ssa/insns.cc index 0171d93c357..68365e323ec 100644 --- a/gcc/rtl-ssa/insns.cc +++ b/gcc/rtl-ssa/insns.cc @@ -48,7 +48,12 @@ insn_info::calculate_cost () const { basic_block cfg_bb = BLOCK_FOR_INSN (m_rtl); temporarily_undo_changes (0); - m_cost_or_uid = insn_cost (m_rtl, optimize_bb_for_speed_p (cfg_bb)); + if (INSN_CODE (m_rtl) == NOOP_MOVE_INSN_CODE) + // insn_cost also uses 0 to mean "don't know". Callers that + // want to distinguish the cases will need to check INSN_CODE. + m_cost_or_uid = 0; + else + m_cost_or_uid = insn_cost (m_rtl, optimize_bb_for_speed_p (cfg_bb)); redo_changes (0); } From patchwork Thu Jun 20 13:34:15 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Sandiford X-Patchwork-Id: 1950179 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@legolas.ozlabs.org Authentication-Results: legolas.ozlabs.org; spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org (client-ip=2620:52:3:1:0:246e:9693:128c; helo=server2.sourceware.org; envelope-from=gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org; receiver=patchwork.ozlabs.org) Received: from server2.sourceware.org (server2.sourceware.org [IPv6:2620:52:3:1:0:246e:9693:128c]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature ECDSA (secp384r1) server-digest SHA384) (No client certificate requested) by legolas.ozlabs.org (Postfix) with ESMTPS id 4W4hNQ54gbz20Wb for ; Thu, 20 Jun 2024 23:36:38 +1000 (AEST) Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 5970838930E0 for ; Thu, 20 Jun 2024 13:36:36 +0000 (GMT) X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by sourceware.org (Postfix) with ESMTP id 64C6F38930F5 for ; Thu, 20 Jun 2024 13:35:06 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 64C6F38930F5 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org 64C6F38930F5 Authentication-Results: server2.sourceware.org; arc=none smtp.remote-ip=217.140.110.172 ARC-Seal: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890508; cv=none; b=gsbDwO0zs4CWEkJE8RHXv6n2/+miaScyo0olyKqyT41vor+Vo56XmeXAuD7iae6he8kRtSSXYnAwwn+ZgtO7fUAY2iBwu5z4Y4NdMhZDri0zi+PkN2LgxUbsUfF/ig4n32tfhrnu/8sr186af6n1W28L47ashSu9sOI0S4ppWgk= ARC-Message-Signature: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890508; c=relaxed/simple; bh=z6PDsCwsfhIQYwdLmNKD03DDEcVyJljGZDDpFg3Mmq4=; h=From:To:Subject:Date:Message-Id:MIME-Version; b=fmDmoBNe9s4NGotcD/5mrr+G+oo4gZb9OKv1I44nqJahO9VN0RiDNGKfMtuT5mKATq5+zI/htfQD47c4Tu0Le0i6ZHi39Noh4eZphbnCbTW1OQ9Y6dkxR0GbINiJhmqb4ae7st5FAbgjZMD+nDjCzn7Hy9vwzVjsleeVX05T4UI= ARC-Authentication-Results: i=1; server2.sourceware.org Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id DC762DA7; Thu, 20 Jun 2024 06:35:29 -0700 (PDT) Received: from e121540-lin.manchester.arm.com (e121540-lin.manchester.arm.com [10.32.110.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 96CA53F73B; Thu, 20 Jun 2024 06:35:04 -0700 (PDT) From: Richard Sandiford To: jlaw@ventanamicro.com, gcc-patches@gcc.gnu.org Cc: Richard Sandiford Subject: [PATCH 3/6] iq2000: Fix test and branch instructions Date: Thu, 20 Jun 2024 14:34:15 +0100 Message-Id: <20240620133418.350772-4-richard.sandiford@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20240620133418.350772-1-richard.sandiford@arm.com> References: <20240620133418.350772-1-richard.sandiford@arm.com> MIME-Version: 1.0 X-Spam-Status: No, score=-20.0 required=5.0 tests=BAYES_00, GIT_PATCH_0, KAM_DMARC_NONE, KAM_DMARC_STATUS, KAM_LAZY_DOMAIN_SECURITY, SPF_HELO_NONE, SPF_NONE, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org The iq2000 test and branch instructions had patterns like: [(set (pc) (if_then_else (eq (and:SI (match_operand:SI 0 "register_operand" "r") (match_operand:SI 1 "power_of_2_operand" "I")) (const_int 0)) (match_operand 2 "pc_or_label_operand" "") (match_operand 3 "pc_or_label_operand" "")))] power_of_2_operand allows any 32-bit power of 2, whereas "I" only accepts 16-bit signed constants. This meant that any power of 2 greater than 32768 would cause an "insn does not satisfy its constraints" ICE. Also, the %p operand modifier barfed on 1<<31, which is sign- rather than zero-extended to 64 bits. The code is inherently limited to 32-bit operands -- power_of_2_operand contains a test involving "unsigned" -- so this patch just ands with 0xffffffff. gcc/ * config/iq2000/iq2000.cc (iq2000_print_operand): Make %p handle 1<<31. * config/iq2000/iq2000.md: Remove "I" constraints on power_of_2_operands. --- gcc/config/iq2000/iq2000.cc | 2 +- gcc/config/iq2000/iq2000.md | 4 ++-- 2 files changed, 3 insertions(+), 3 deletions(-) diff --git a/gcc/config/iq2000/iq2000.cc b/gcc/config/iq2000/iq2000.cc index f9f8c417841..136675d0fbb 100644 --- a/gcc/config/iq2000/iq2000.cc +++ b/gcc/config/iq2000/iq2000.cc @@ -3127,7 +3127,7 @@ iq2000_print_operand (FILE *file, rtx op, int letter) { int value; if (code != CONST_INT - || (value = exact_log2 (INTVAL (op))) < 0) + || (value = exact_log2 (UINTVAL (op) & 0xffffffff)) < 0) output_operand_lossage ("invalid %%p value"); else fprintf (file, "%d", value); diff --git a/gcc/config/iq2000/iq2000.md b/gcc/config/iq2000/iq2000.md index 8617efac3c6..e62c250ce8c 100644 --- a/gcc/config/iq2000/iq2000.md +++ b/gcc/config/iq2000/iq2000.md @@ -1175,7 +1175,7 @@ (define_insn "" [(set (pc) (if_then_else (eq (and:SI (match_operand:SI 0 "register_operand" "r") - (match_operand:SI 1 "power_of_2_operand" "I")) + (match_operand:SI 1 "power_of_2_operand")) (const_int 0)) (match_operand 2 "pc_or_label_operand" "") (match_operand 3 "pc_or_label_operand" "")))] @@ -1189,7 +1189,7 @@ (define_insn "" [(set (pc) (if_then_else (ne (and:SI (match_operand:SI 0 "register_operand" "r") - (match_operand:SI 1 "power_of_2_operand" "I")) + (match_operand:SI 1 "power_of_2_operand")) (const_int 0)) (match_operand 2 "pc_or_label_operand" "") (match_operand 3 "pc_or_label_operand" "")))] From patchwork Thu Jun 20 13:34:16 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Sandiford X-Patchwork-Id: 1950177 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@legolas.ozlabs.org Authentication-Results: legolas.ozlabs.org; spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org (client-ip=2620:52:3:1:0:246e:9693:128c; helo=server2.sourceware.org; envelope-from=gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org; receiver=patchwork.ozlabs.org) Received: from server2.sourceware.org (server2.sourceware.org [IPv6:2620:52:3:1:0:246e:9693:128c]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature ECDSA (secp384r1) server-digest SHA384) (No client certificate requested) by legolas.ozlabs.org (Postfix) with ESMTPS id 4W4hMC66T7z20XW for ; Thu, 20 Jun 2024 23:35:35 +1000 (AEST) Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 39F323895FC0 for ; Thu, 20 Jun 2024 13:35:33 +0000 (GMT) X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by sourceware.org (Postfix) with ESMTP id 3E2B938930E0 for ; Thu, 20 Jun 2024 13:35:06 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 3E2B938930E0 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org 3E2B938930E0 Authentication-Results: server2.sourceware.org; arc=none smtp.remote-ip=217.140.110.172 ARC-Seal: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890508; cv=none; b=j2/3gToy15CWSYYw0iSweTj/yNBf/xvTfcZrsP3dtDiayLAJT7dyudB7TpgR90ziYCCl1/cJ8xJUmxo8sj618tNKJv4Rp56maMzheZTUHbGl2t0ioN1StUoOQIuHL580tN+6AAXj8s8TtpJ9z82tNFqMvBB8E9icFgJBKvZHP20= ARC-Message-Signature: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890508; c=relaxed/simple; bh=5jZLahwAa17noz77+efWOjPHZ719zyPzNA45rB0Bymg=; h=From:To:Subject:Date:Message-Id:MIME-Version; b=teLXDx5pZdG3EGHo0pCgc+jBCCrf8S7bQLnI0bVSI0luOiwisPQ1uPO0UtM9qk6aUXi/3+aJYWpxyI186dHTR+JzmEcui1xdhjX2AYKoUTqo5oXmzYZ2Qi/l2+iRiHeXgiH3ikwLB39PhYGYhJJO8seCDk1hSc36BwmqobauJBI= ARC-Authentication-Results: i=1; server2.sourceware.org Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id AB1161688; Thu, 20 Jun 2024 06:35:30 -0700 (PDT) Received: from e121540-lin.manchester.arm.com (e121540-lin.manchester.arm.com [10.32.110.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 6518A3F73B; Thu, 20 Jun 2024 06:35:05 -0700 (PDT) From: Richard Sandiford To: jlaw@ventanamicro.com, gcc-patches@gcc.gnu.org Cc: Richard Sandiford Subject: [PATCH 4/6] sh: Make *minus_plus_one work after RA Date: Thu, 20 Jun 2024 14:34:16 +0100 Message-Id: <20240620133418.350772-5-richard.sandiford@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20240620133418.350772-1-richard.sandiford@arm.com> References: <20240620133418.350772-1-richard.sandiford@arm.com> MIME-Version: 1.0 X-Spam-Status: No, score=-20.0 required=5.0 tests=BAYES_00, GIT_PATCH_0, KAM_DMARC_NONE, KAM_DMARC_STATUS, KAM_LAZY_DOMAIN_SECURITY, SPF_HELO_NONE, SPF_NONE, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org *minus_plus_one had no constraints, which meant that it could be matched after RA with operands 0, 1 and 2 all being different. The associated split instead requires operand 0 to be tied to operand 1. gcc/ * config/sh/sh.md (*minus_plus_one): Add constraints. --- gcc/config/sh/sh.md | 6 +++--- 1 file changed, 3 insertions(+), 3 deletions(-) diff --git a/gcc/config/sh/sh.md b/gcc/config/sh/sh.md index 92a1efeb811..9491b49e55b 100644 --- a/gcc/config/sh/sh.md +++ b/gcc/config/sh/sh.md @@ -1642,9 +1642,9 @@ (define_insn_and_split "*addc" ;; matched. Split this up into a simple sub add sequence, as this will save ;; us one sett insn. (define_insn_and_split "*minus_plus_one" - [(set (match_operand:SI 0 "arith_reg_dest" "") - (plus:SI (minus:SI (match_operand:SI 1 "arith_reg_operand" "") - (match_operand:SI 2 "arith_reg_operand" "")) + [(set (match_operand:SI 0 "arith_reg_dest" "=r") + (plus:SI (minus:SI (match_operand:SI 1 "arith_reg_operand" "0") + (match_operand:SI 2 "arith_reg_operand" "r")) (const_int 1)))] "TARGET_SH1" "#" From patchwork Thu Jun 20 13:34:17 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Sandiford X-Patchwork-Id: 1950178 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@legolas.ozlabs.org Authentication-Results: legolas.ozlabs.org; spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org (client-ip=2620:52:3:1:0:246e:9693:128c; helo=server2.sourceware.org; envelope-from=gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org; receiver=patchwork.ozlabs.org) Received: from server2.sourceware.org (server2.sourceware.org [IPv6:2620:52:3:1:0:246e:9693:128c]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature ECDSA (secp384r1) server-digest SHA384) (No client certificate requested) by legolas.ozlabs.org (Postfix) with ESMTPS id 4W4hMK2gyFz20Wb for ; Thu, 20 Jun 2024 23:35:41 +1000 (AEST) Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 9EADD3894C09 for ; Thu, 20 Jun 2024 13:35:39 +0000 (GMT) X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by sourceware.org (Postfix) with ESMTP id EF74738930EE for ; Thu, 20 Jun 2024 13:35:06 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org EF74738930EE Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org EF74738930EE Authentication-Results: server2.sourceware.org; arc=none smtp.remote-ip=217.140.110.172 ARC-Seal: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890508; cv=none; b=UX9/13bUGQTq/hbe6TjKshfuUF/pzjr8UwAIyq0T85/9VxfU+IOHVCN89XrEvKH3Lb6IWRLIU+w2IghSGK8pcDp5MOxi6xwEyz8WS1DmnQyEVhMjzgqlRT3IqkxZuA42UUh57bdUQ4rJ5vNQbCtdx5CDK8ShVn6Z8w+hFjvwq/I= ARC-Message-Signature: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890508; c=relaxed/simple; bh=B23J4/fIDJtfe7ZmTlvk57sicQvaqpM+Gz60sZGvqFo=; h=From:To:Subject:Date:Message-Id:MIME-Version; b=qp+agFCTUmRknTdf1dISKLBcIiGTdOGRFr41GIgGiZVyRy1jlUbTX6DswWp/vYdXFMY4gkb34lKBSBr+/PffoPJQ7HlNgXSzFMTBbgHrf+5jOjlIdD5OAuGD1M4AnObL9oO6tXUQJ2ZhFEGx5+Qs7knHF40071T0DfHy+UABckU= ARC-Authentication-Results: i=1; server2.sourceware.org Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 7D95D168F; Thu, 20 Jun 2024 06:35:31 -0700 (PDT) Received: from e121540-lin.manchester.arm.com (e121540-lin.manchester.arm.com [10.32.110.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 342753F73B; Thu, 20 Jun 2024 06:35:06 -0700 (PDT) From: Richard Sandiford To: jlaw@ventanamicro.com, gcc-patches@gcc.gnu.org Cc: Richard Sandiford Subject: [PATCH 5/6] xstormy16: Fix xs_hi_nonmemory_operand Date: Thu, 20 Jun 2024 14:34:17 +0100 Message-Id: <20240620133418.350772-6-richard.sandiford@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20240620133418.350772-1-richard.sandiford@arm.com> References: <20240620133418.350772-1-richard.sandiford@arm.com> MIME-Version: 1.0 X-Spam-Status: No, score=-20.0 required=5.0 tests=BAYES_00, GIT_PATCH_0, KAM_DMARC_NONE, KAM_DMARC_STATUS, KAM_LAZY_DOMAIN_SECURITY, SPF_HELO_NONE, SPF_NONE, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org All uses of xs_hi_nonmemory_operand allow constraint "i", which means that they allow consts, symbol_refs and label_refs. The definition of xs_hi_nonmemory_operand accounted for consts, but not for symbol_refs and label_refs. gcc/ * config/stormy16/predicates.md (xs_hi_nonmemory_operand): Handle symbol_ref and label_ref. --- gcc/config/stormy16/predicates.md | 2 +- 1 file changed, 1 insertion(+), 1 deletion(-) diff --git a/gcc/config/stormy16/predicates.md b/gcc/config/stormy16/predicates.md index 67c2ddc107c..085c9c5ed2d 100644 --- a/gcc/config/stormy16/predicates.md +++ b/gcc/config/stormy16/predicates.md @@ -152,7 +152,7 @@ (define_predicate "xstormy16_carry_plus_operand" }) (define_predicate "xs_hi_nonmemory_operand" - (match_code "const_int,reg,subreg,const") + (match_code "const_int,reg,subreg,const,symbol_ref,label_ref") { return nonmemory_operand (op, mode); }) From patchwork Thu Jun 20 13:34:18 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Richard Sandiford X-Patchwork-Id: 1950180 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@legolas.ozlabs.org Authentication-Results: legolas.ozlabs.org; spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org (client-ip=2620:52:3:1:0:246e:9693:128c; helo=server2.sourceware.org; envelope-from=gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org; receiver=patchwork.ozlabs.org) Received: from server2.sourceware.org (server2.sourceware.org [IPv6:2620:52:3:1:0:246e:9693:128c]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature ECDSA (secp384r1) server-digest SHA384) (No client certificate requested) by legolas.ozlabs.org (Postfix) with ESMTPS id 4W4hNY0YhNz20Wb for ; Thu, 20 Jun 2024 23:36:45 +1000 (AEST) Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 4A51D38930FF for ; Thu, 20 Jun 2024 13:36:43 +0000 (GMT) X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by sourceware.org (Postfix) with ESMTP id EEF6038930DA for ; Thu, 20 Jun 2024 13:35:07 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org EEF6038930DA Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=arm.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org EEF6038930DA Authentication-Results: server2.sourceware.org; arc=none smtp.remote-ip=217.140.110.172 ARC-Seal: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890514; cv=none; b=oCrl4VEc4MQo/l+OiP+S9p/6aCwiekbnaIui0AnvMQ097oiZ1XpXC2Mmr970iF9ysAzlZW/3nbDlL3o2fNPdvY9poIRJ4lJxaKuRZSrplK/RrK+EIlFNW/GsQ/OkaE8byc7Zzscp9db5EEwzddKU489oScZTWTURdc2mhHmvN+w= ARC-Message-Signature: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1718890514; c=relaxed/simple; bh=pTFq3xZg24kdWZ58sakoJM0HYKiCxpfG/NMGUfapS+4=; h=From:To:Subject:Date:Message-Id:MIME-Version; b=Mb/pa1XTxZadgiDeYnAW8A/seDyvODr9zivkz7V9TvY6P8aJ4YsAx3flkak7ZdBp4Wyfuf0g0kAujC6o7KFutZpgL/RKewHlwp8HsWHBdr34qqRUJiNt8RtTK4xc4F+zb/+iSA2LFtym/990g7K8adYdPFclQ+gi8PM3c8FoQqQ= ARC-Authentication-Results: i=1; server2.sourceware.org Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 6C1741684; Thu, 20 Jun 2024 06:35:32 -0700 (PDT) Received: from e121540-lin.manchester.arm.com (e121540-lin.manchester.arm.com [10.32.110.72]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 0A5C73F73B; Thu, 20 Jun 2024 06:35:06 -0700 (PDT) From: Richard Sandiford To: jlaw@ventanamicro.com, gcc-patches@gcc.gnu.org Cc: Richard Sandiford Subject: [PATCH 6/6] Add a late-combine pass [PR106594] Date: Thu, 20 Jun 2024 14:34:18 +0100 Message-Id: <20240620133418.350772-7-richard.sandiford@arm.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20240620133418.350772-1-richard.sandiford@arm.com> References: <20240620133418.350772-1-richard.sandiford@arm.com> MIME-Version: 1.0 X-Spam-Status: No, score=-17.0 required=5.0 tests=BAYES_00, GIT_PATCH_0, KAM_DMARC_NONE, KAM_DMARC_STATUS, KAM_LAZY_DOMAIN_SECURITY, KAM_SHORT, SPAM_BODY, SPF_HELO_NONE, SPF_NONE, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org This patch adds a combine pass that runs late in the pipeline. There are two instances: one between combine and split1, and one after postreload. The pass currently has a single objective: remove definitions by substituting into all uses. The pre-RA version tries to restrict itself to cases that are likely to have a neutral or beneficial effect on register pressure. The patch fixes PR106594. It also fixes a few FAILs and XFAILs in the aarch64 test results, mostly due to making proper use of MOVPRFX in cases where we didn't previously. This is just a first step. I'm hoping that the pass could be used for other combine-related optimisations in future. In particular, the post-RA version doesn't need to restrict itself to cases where all uses are substitutable, since it doesn't have to worry about register pressure. If we did that, and if we extended it to handle multi-register REGs, the pass might be a viable replacement for regcprop, which in turn might reduce the cost of having a post-RA instance of the new pass. On most targets, the pass is enabled by default at -O2 and above. However, it has a tendency to undo x86's STV and RPAD passes, by folding the more complex post-STV/RPAD form back into the simpler pre-pass form. Also, running a pass after register allocation means that we can now match define_insn_and_splits that were previously only matched before register allocation. This trips things like: (define_insn_and_split "..." [...pattern...] "...cond..." "#" "&& 1" [...pattern...] { ...unconditional use of gen_reg_rtx ()...; } because matching and splitting after RA will call gen_reg_rtx when pseudos are no longer allowed. rs6000 has several instances of this. xtensa has a variation in which the split condition is: "&& can_create_pseudo_p ()" The failure then is that, if we match after RA, we'll never be able to split the instruction. The patch therefore disables the pass by default on i386, rs6000 and xtensa. Hopefully we can fix those ports later (if their maintainers want). It seems easier to add the pass first, though, to make it easier to test any such fixes. gcc.target/aarch64/bitfield-bitint-abi-align{16,8}.c would need quite a few updates for the late-combine output. That might be worth doing, but it seems too complex to do as part of this patch. I tried compiling at least one target per CPU directory and comparing the assembly output for parts of the GCC testsuite. This is just a way of getting a flavour of how the pass performs; it obviously isn't a meaningful benchmark. All targets seemed to improve on average: Target Tests Good Bad %Good Delta Median ====== ===== ==== === ===== ===== ====== aarch64-linux-gnu 2215 1975 240 89.16% -4159 -1 aarch64_be-linux-gnu 1569 1483 86 94.52% -10117 -1 alpha-linux-gnu 1454 1370 84 94.22% -9502 -1 amdgcn-amdhsa 5122 4671 451 91.19% -35737 -1 arc-elf 2166 1932 234 89.20% -37742 -1 arm-linux-gnueabi 1953 1661 292 85.05% -12415 -1 arm-linux-gnueabihf 1834 1549 285 84.46% -11137 -1 avr-elf 4789 4330 459 90.42% -441276 -4 bfin-elf 2795 2394 401 85.65% -19252 -1 bpf-elf 3122 2928 194 93.79% -8785 -1 c6x-elf 2227 1929 298 86.62% -17339 -1 cris-elf 3464 3270 194 94.40% -23263 -2 csky-elf 2915 2591 324 88.89% -22146 -1 epiphany-elf 2399 2304 95 96.04% -28698 -2 fr30-elf 7712 7299 413 94.64% -99830 -2 frv-linux-gnu 3332 2877 455 86.34% -25108 -1 ft32-elf 2775 2667 108 96.11% -25029 -1 h8300-elf 3176 2862 314 90.11% -29305 -2 hppa64-hp-hpux11.23 4287 4247 40 99.07% -45963 -2 ia64-linux-gnu 2343 1946 397 83.06% -9907 -2 iq2000-elf 9684 9637 47 99.51% -126557 -2 lm32-elf 2681 2608 73 97.28% -59884 -3 loongarch64-linux-gnu 1303 1218 85 93.48% -13375 -2 m32r-elf 1626 1517 109 93.30% -9323 -2 m68k-linux-gnu 3022 2620 402 86.70% -21531 -1 mcore-elf 2315 2085 230 90.06% -24160 -1 microblaze-elf 2782 2585 197 92.92% -16530 -1 mipsel-linux-gnu 1958 1827 131 93.31% -15462 -1 mipsisa64-linux-gnu 1655 1488 167 89.91% -16592 -2 mmix 4914 4814 100 97.96% -63021 -1 mn10300-elf 3639 3320 319 91.23% -34752 -2 moxie-rtems 3497 3252 245 92.99% -87305 -3 msp430-elf 4353 3876 477 89.04% -23780 -1 nds32le-elf 3042 2780 262 91.39% -27320 -1 nios2-linux-gnu 1683 1355 328 80.51% -8065 -1 nvptx-none 2114 1781 333 84.25% -12589 -2 or1k-elf 3045 2699 346 88.64% -14328 -2 pdp11 4515 4146 369 91.83% -26047 -2 pru-elf 1585 1245 340 78.55% -5225 -1 riscv32-elf 2122 2000 122 94.25% -101162 -2 riscv64-elf 1841 1726 115 93.75% -49997 -2 rl78-elf 2823 2530 293 89.62% -40742 -4 rx-elf 2614 2480 134 94.87% -18863 -1 s390-linux-gnu 1591 1393 198 87.55% -16696 -1 s390x-linux-gnu 2015 1879 136 93.25% -21134 -1 sh-linux-gnu 1870 1507 363 80.59% -9491 -1 sparc-linux-gnu 1123 1075 48 95.73% -14503 -1 sparc-wrs-vxworks 1121 1073 48 95.72% -14578 -1 sparc64-linux-gnu 1096 1021 75 93.16% -15003 -1 v850-elf 1897 1728 169 91.09% -11078 -1 vax-netbsdelf 3035 2995 40 98.68% -27642 -1 visium-elf 1392 1106 286 79.45% -7984 -2 xstormy16-elf 2577 2071 506 80.36% -13061 -1 gcc/ PR rtl-optimization/106594 * Makefile.in (OBJS): Add late-combine.o. * common.opt (flate-combine-instructions): New option. * doc/invoke.texi: Document it. * opts.cc (default_options_table): Enable it by default at -O2 and above. * tree-pass.h (make_pass_late_combine): Declare. * late-combine.cc: New file. * passes.def: Add two instances of late_combine. * config/i386/i386-options.cc (ix86_override_options_after_change): Disable late-combine by default. * config/rs6000/rs6000.cc (rs6000_option_override_internal): Likewise. * config/xtensa/xtensa.cc (xtensa_option_override): Likewise. gcc/testsuite/ PR rtl-optimization/106594 * gcc.dg/ira-shrinkwrap-prep-1.c: Restrict XFAIL to non-aarch64 targets. * gcc.dg/ira-shrinkwrap-prep-2.c: Likewise. * gcc.dg/stack-check-4.c: Add -fno-shrink-wrap. * gcc.target/aarch64/bitfield-bitint-abi-align16.c: Add -fno-late-combine-instructions. * gcc.target/aarch64/bitfield-bitint-abi-align8.c: Likewise. * gcc.target/aarch64/sve/cond_asrd_3.c: Remove XFAILs. * gcc.target/aarch64/sve/cond_convert_3.c: Likewise. * gcc.target/aarch64/sve/cond_fabd_5.c: Likewise. * gcc.target/aarch64/sve/cond_convert_6.c: Expect the MOVPRFX /Zs described in the comment. * gcc.target/aarch64/sve/cond_unary_4.c: Likewise. * gcc.target/aarch64/pr106594_1.c: New test. --- gcc/Makefile.in | 1 + gcc/common.opt | 5 + gcc/config/i386/i386-options.cc | 4 + gcc/config/rs6000/rs6000.cc | 8 + gcc/config/xtensa/xtensa.cc | 11 + gcc/doc/invoke.texi | 11 +- gcc/late-combine.cc | 747 ++++++++++++++++++ gcc/opts.cc | 1 + gcc/passes.def | 2 + gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-1.c | 2 +- gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-2.c | 2 +- gcc/testsuite/gcc.dg/stack-check-4.c | 2 +- .../aarch64/bitfield-bitint-abi-align16.c | 2 +- .../aarch64/bitfield-bitint-abi-align8.c | 2 +- gcc/testsuite/gcc.target/aarch64/pr106594_1.c | 20 + .../gcc.target/aarch64/sve/cond_asrd_3.c | 10 +- .../gcc.target/aarch64/sve/cond_convert_3.c | 8 +- .../gcc.target/aarch64/sve/cond_convert_6.c | 8 +- .../gcc.target/aarch64/sve/cond_fabd_5.c | 11 +- .../gcc.target/aarch64/sve/cond_unary_4.c | 13 +- gcc/tree-pass.h | 1 + 21 files changed, 834 insertions(+), 37 deletions(-) create mode 100644 gcc/late-combine.cc create mode 100644 gcc/testsuite/gcc.target/aarch64/pr106594_1.c diff --git a/gcc/Makefile.in b/gcc/Makefile.in index f5adb647d3f..5e29ddb5690 100644 --- a/gcc/Makefile.in +++ b/gcc/Makefile.in @@ -1574,6 +1574,7 @@ OBJS = \ ira-lives.o \ jump.o \ langhooks.o \ + late-combine.o \ lcm.o \ lists.o \ loop-doloop.o \ diff --git a/gcc/common.opt b/gcc/common.opt index f2bc47fdc5e..327230967ea 100644 --- a/gcc/common.opt +++ b/gcc/common.opt @@ -1796,6 +1796,11 @@ Common Var(flag_large_source_files) Init(0) Improve GCC's ability to track column numbers in large source files, at the expense of slower compilation. +flate-combine-instructions +Common Var(flag_late_combine_instructions) Optimization Init(0) +Run two instruction combination passes late in the pass pipeline; +one before register allocation and one after. + floop-parallelize-all Common Var(flag_loop_parallelize_all) Optimization Mark all loops as parallel. diff --git a/gcc/config/i386/i386-options.cc b/gcc/config/i386/i386-options.cc index f2cecc0e254..4620bf8e9e6 100644 --- a/gcc/config/i386/i386-options.cc +++ b/gcc/config/i386/i386-options.cc @@ -1942,6 +1942,10 @@ ix86_override_options_after_change (void) flag_cunroll_grow_size = flag_peel_loops || optimize >= 3; } + /* Late combine tends to undo some of the effects of STV and RPAD, + by combining instructions back to their original form. */ + if (!OPTION_SET_P (flag_late_combine_instructions)) + flag_late_combine_instructions = 0; } /* Clear stack slot assignments remembered from previous functions. diff --git a/gcc/config/rs6000/rs6000.cc b/gcc/config/rs6000/rs6000.cc index e4dc629ddcc..f39b8909925 100644 --- a/gcc/config/rs6000/rs6000.cc +++ b/gcc/config/rs6000/rs6000.cc @@ -4768,6 +4768,14 @@ rs6000_option_override_internal (bool global_init_p) targetm.expand_builtin_va_start = NULL; } + /* One of the late-combine passes runs after register allocation + and can match define_insn_and_splits that were previously used + only before register allocation. Some of those define_insn_and_splits + use gen_reg_rtx unconditionally. Disable late-combine by default + until the define_insn_and_splits are fixed. */ + if (!OPTION_SET_P (flag_late_combine_instructions)) + flag_late_combine_instructions = 0; + rs6000_override_options_after_change (); /* If not explicitly specified via option, decide whether to generate indexed diff --git a/gcc/config/xtensa/xtensa.cc b/gcc/config/xtensa/xtensa.cc index 45dc1be3ff5..308dc62e0f8 100644 --- a/gcc/config/xtensa/xtensa.cc +++ b/gcc/config/xtensa/xtensa.cc @@ -59,6 +59,7 @@ along with GCC; see the file COPYING3. If not see #include "tree-pass.h" #include "print-rtl.h" #include +#include "opts.h" /* This file should be included last. */ #include "target-def.h" @@ -2916,6 +2917,16 @@ xtensa_option_override (void) flag_reorder_blocks_and_partition = 0; flag_reorder_blocks = 1; } + + /* One of the late-combine passes runs after register allocation + and can match define_insn_and_splits that were previously used + only before register allocation. Some of those define_insn_and_splits + require the split to take place, but have a split condition of + can_create_pseudo_p, and so matching after RA will give an + unsplittable instruction. Disable late-combine by default until + the define_insn_and_splits are fixed. */ + if (!OPTION_SET_P (flag_late_combine_instructions)) + flag_late_combine_instructions = 0; } /* Implement TARGET_HARD_REGNO_NREGS. */ diff --git a/gcc/doc/invoke.texi b/gcc/doc/invoke.texi index 5d7a87fde86..3b8c427d509 100644 --- a/gcc/doc/invoke.texi +++ b/gcc/doc/invoke.texi @@ -575,7 +575,7 @@ Objective-C and Objective-C++ Dialects}. -fipa-bit-cp -fipa-vrp -fipa-pta -fipa-profile -fipa-pure-const -fipa-reference -fipa-reference-addressable -fipa-stack-alignment -fipa-icf -fira-algorithm=@var{algorithm} --flive-patching=@var{level} +-flate-combine-instructions -flive-patching=@var{level} -fira-region=@var{region} -fira-hoist-pressure -fira-loop-pressure -fno-ira-share-save-slots -fno-ira-share-spill-slots @@ -13675,6 +13675,15 @@ equivalences that are found only by GCC and equivalences found only by Gold. This flag is enabled by default at @option{-O2} and @option{-Os}. +@opindex flate-combine-instructions +@item -flate-combine-instructions +Enable two instruction combination passes that run relatively late in the +compilation process. One of the passes runs before register allocation and +the other after register allocation. The main aim of the passes is to +substitute definitions into all uses. + +Most targets enable this flag by default at @option{-O2} and @option{-Os}. + @opindex flive-patching @item -flive-patching=@var{level} Control GCC's optimizations to produce output suitable for live-patching. diff --git a/gcc/late-combine.cc b/gcc/late-combine.cc new file mode 100644 index 00000000000..22a1d81d38e --- /dev/null +++ b/gcc/late-combine.cc @@ -0,0 +1,747 @@ +// Late-stage instruction combination pass. +// Copyright (C) 2023-2024 Free Software Foundation, Inc. +// +// This file is part of GCC. +// +// GCC is free software; you can redistribute it and/or modify it under +// the terms of the GNU General Public License as published by the Free +// Software Foundation; either version 3, or (at your option) any later +// version. +// +// GCC is distributed in the hope that it will be useful, but WITHOUT ANY +// WARRANTY; without even the implied warranty of MERCHANTABILITY or +// FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License +// for more details. +// +// You should have received a copy of the GNU General Public License +// along with GCC; see the file COPYING3. If not see +// . + +// The current purpose of this pass is to substitute definitions into +// all uses, so that the definition can be removed. However, it could +// be extended to handle other combination-related optimizations in future. +// +// The pass can run before or after register allocation. When running +// before register allocation, it tries to avoid cases that are likely +// to increase register pressure. For the same reason, it avoids moving +// instructions around, even if doing so would allow an optimization to +// succeed. These limitations are removed when running after register +// allocation. + +#define INCLUDE_ALGORITHM +#define INCLUDE_FUNCTIONAL +#include "config.h" +#include "system.h" +#include "coretypes.h" +#include "backend.h" +#include "rtl.h" +#include "df.h" +#include "rtl-ssa.h" +#include "print-rtl.h" +#include "tree-pass.h" +#include "cfgcleanup.h" +#include "target.h" + +using namespace rtl_ssa; + +namespace { +const pass_data pass_data_late_combine = +{ + RTL_PASS, // type + "late_combine", // name + OPTGROUP_NONE, // optinfo_flags + TV_NONE, // tv_id + 0, // properties_required + 0, // properties_provided + 0, // properties_destroyed + 0, // todo_flags_start + TODO_df_finish, // todo_flags_finish +}; + +// Represents an attempt to substitute a single-set definition into all +// uses of the definition. +class insn_combination +{ +public: + insn_combination (set_info *, rtx, rtx); + bool run (); + array_slice use_changes () const; + +private: + use_array get_new_uses (use_info *); + bool substitute_nondebug_use (use_info *); + bool substitute_nondebug_uses (set_info *); + bool try_to_preserve_debug_info (insn_change &, use_info *); + void substitute_debug_use (use_info *); + bool substitute_note (insn_info *, rtx, bool); + void substitute_notes (insn_info *, bool); + void substitute_note_uses (use_info *); + void substitute_optional_uses (set_info *); + + // Represents the state of the function's RTL at the start of this + // combination attempt. + insn_change_watermark m_rtl_watermark; + + // Represents the rtl-ssa state at the start of this combination attempt. + obstack_watermark m_attempt; + + // The instruction that contains the definition, and that we're trying + // to delete. + insn_info *m_def_insn; + + // The definition itself. + set_info *m_def; + + // The destination and source of the single set that defines m_def. + // The destination is known to be a plain REG. + rtx m_dest; + rtx m_src; + + // Contains the full list of changes that we want to make, in reverse + // postorder. + auto_vec m_nondebug_changes; +}; + +// Class that represents one run of the pass. +class late_combine +{ +public: + unsigned int execute (function *); + +private: + rtx optimizable_set (insn_info *); + bool check_register_pressure (insn_info *, rtx); + bool check_uses (set_info *, rtx); + bool combine_into_uses (insn_info *, insn_info *); + + auto_vec m_worklist; +}; + +insn_combination::insn_combination (set_info *def, rtx dest, rtx src) + : m_rtl_watermark (), + m_attempt (crtl->ssa->new_change_attempt ()), + m_def_insn (def->insn ()), + m_def (def), + m_dest (dest), + m_src (src), + m_nondebug_changes () +{ +} + +array_slice +insn_combination::use_changes () const +{ + return { m_nondebug_changes.address () + 1, + m_nondebug_changes.length () - 1 }; +} + +// USE is a direct or indirect use of m_def. Return the list of uses +// that would be needed after substituting m_def into the instruction. +// The returned list is marked as invalid if USE's insn and m_def_insn +// use different definitions for the same resource (register or memory). +use_array +insn_combination::get_new_uses (use_info *use) +{ + auto *def = use->def (); + auto *use_insn = use->insn (); + + use_array new_uses = use_insn->uses (); + new_uses = remove_uses_of_def (m_attempt, new_uses, def); + new_uses = merge_access_arrays (m_attempt, m_def_insn->uses (), new_uses); + if (new_uses.is_valid () && use->ebb () != m_def->ebb ()) + new_uses = crtl->ssa->make_uses_available (m_attempt, new_uses, use->bb (), + use_insn->is_debug_insn ()); + return new_uses; +} + +// Start the process of trying to replace USE by substitution, given that +// USE occurs in a non-debug instruction. Check: +// +// - that the substitution can be represented in RTL +// +// - that each use of a resource (register or memory) within the new +// instruction has a consistent definition +// +// - that the new instruction is a recognized pattern +// +// - that the instruction can be placed somewhere that makes all definitions +// and uses valid, and that permits any new hard-register clobbers added +// during the recognition process +// +// Return true on success. +bool +insn_combination::substitute_nondebug_use (use_info *use) +{ + insn_info *use_insn = use->insn (); + rtx_insn *use_rtl = use_insn->rtl (); + + if (dump_file && (dump_flags & TDF_DETAILS)) + dump_insn_slim (dump_file, use->insn ()->rtl ()); + + // Check that we can change the instruction pattern. Leave recognition + // of the result till later. + insn_propagation prop (use_rtl, m_dest, m_src); + if (!prop.apply_to_pattern (&PATTERN (use_rtl)) + || prop.num_replacements == 0) + { + if (dump_file && (dump_flags & TDF_DETAILS)) + fprintf (dump_file, "-- RTL substitution failed\n"); + return false; + } + + use_array new_uses = get_new_uses (use); + if (!new_uses.is_valid ()) + { + if (dump_file && (dump_flags & TDF_DETAILS)) + fprintf (dump_file, "-- could not prove that all sources" + " are available\n"); + return false; + } + + // Create a tentative change for the use. + auto *where = XOBNEW (m_attempt, insn_change); + auto *use_change = new (where) insn_change (use_insn); + m_nondebug_changes.safe_push (use_change); + use_change->new_uses = new_uses; + + struct local_ignore : ignore_nothing + { + local_ignore (const set_info *def, const insn_info *use_insn) + : m_def (def), m_use_insn (use_insn) {} + + // We don't limit the number of insns per optimization, so ignoring all + // insns for all insns would lead to quadratic complexity. Just ignore + // the use and definition, which should be enough for most purposes. + bool + should_ignore_insn (const insn_info *insn) + { + return insn == m_def->insn () || insn == m_use_insn; + } + + // Ignore the definition that we're removing, and all uses of it. + bool should_ignore_def (const def_info *def) { return def == m_def; } + + const set_info *m_def; + const insn_info *m_use_insn; + }; + + auto ignore = local_ignore (m_def, use_insn); + + // Moving instructions before register allocation could increase + // register pressure. Only try moving them after RA. + if (reload_completed && can_move_insn_p (use_insn)) + use_change->move_range = { use_insn->bb ()->head_insn (), + use_insn->ebb ()->last_bb ()->end_insn () }; + if (!restrict_movement (*use_change, ignore)) + { + if (dump_file && (dump_flags & TDF_DETAILS)) + fprintf (dump_file, "-- cannot satisfy all definitions and uses" + " in insn %d\n", INSN_UID (use_insn->rtl ())); + return false; + } + + if (!recog (m_attempt, *use_change, ignore)) + return false; + + return true; +} + +// Apply substitute_nondebug_use to all direct and indirect uses of DEF. +// There will be at most one level of indirection. +bool +insn_combination::substitute_nondebug_uses (set_info *def) +{ + for (use_info *use : def->nondebug_insn_uses ()) + if (!use->is_live_out_use () + && !use->only_occurs_in_notes () + && !substitute_nondebug_use (use)) + return false; + + for (use_info *use : def->phi_uses ()) + if (!substitute_nondebug_uses (use->phi ())) + return false; + + return true; +} + +// USE_CHANGE.insn () is a debug instruction that uses m_def. Try to +// substitute the definition into the instruction and try to describe +// the result in USE_CHANGE. Return true on success. Failure means that +// the instruction must be reset instead. +bool +insn_combination::try_to_preserve_debug_info (insn_change &use_change, + use_info *use) +{ + // Punt on unsimplified subregs of hard registers. In that case, + // propagation can succeed and create a wider reg than the one we + // started with. + if (HARD_REGISTER_NUM_P (use->regno ()) + && use->includes_subregs ()) + return false; + + insn_info *use_insn = use_change.insn (); + rtx_insn *use_rtl = use_insn->rtl (); + + use_change.new_uses = get_new_uses (use); + if (!use_change.new_uses.is_valid () + || !restrict_movement (use_change)) + return false; + + insn_propagation prop (use_rtl, m_dest, m_src); + return prop.apply_to_pattern (&INSN_VAR_LOCATION_LOC (use_rtl)); +} + +// USE_INSN is a debug instruction that uses m_def. Update it to reflect +// the fact that m_def is going to disappear. Try to preserve the source +// value if possible, but reset the instruction if not. +void +insn_combination::substitute_debug_use (use_info *use) +{ + auto *use_insn = use->insn (); + rtx_insn *use_rtl = use_insn->rtl (); + + auto use_change = insn_change (use_insn); + if (!try_to_preserve_debug_info (use_change, use)) + { + use_change.new_uses = {}; + use_change.move_range = use_change.insn (); + INSN_VAR_LOCATION_LOC (use_rtl) = gen_rtx_UNKNOWN_VAR_LOC (); + } + insn_change *changes[] = { &use_change }; + crtl->ssa->change_insns (changes); +} + +// NOTE is a reg note of USE_INSN, which previously used m_def. Update +// the note to reflect the fact that m_def is going to disappear. Return +// true on success, or false if the note must be deleted. +// +// CAN_PROPAGATE is true if m_dest can be replaced with m_use. +bool +insn_combination::substitute_note (insn_info *use_insn, rtx note, + bool can_propagate) +{ + if (REG_NOTE_KIND (note) == REG_EQUAL + || REG_NOTE_KIND (note) == REG_EQUIV) + { + insn_propagation prop (use_insn->rtl (), m_dest, m_src); + return (prop.apply_to_rvalue (&XEXP (note, 0)) + && (can_propagate || prop.num_replacements == 0)); + } + return true; +} + +// Update USE_INSN's notes after deciding to go ahead with the optimization. +// CAN_PROPAGATE is true if m_dest can be replaced with m_use. +void +insn_combination::substitute_notes (insn_info *use_insn, bool can_propagate) +{ + rtx_insn *use_rtl = use_insn->rtl (); + rtx *ptr = ®_NOTES (use_rtl); + while (rtx note = *ptr) + { + if (substitute_note (use_insn, note, can_propagate)) + ptr = &XEXP (note, 1); + else + *ptr = XEXP (note, 1); + } +} + +// We've decided to go ahead with the substitution. Update all REG_NOTES +// involving USE. +void +insn_combination::substitute_note_uses (use_info *use) +{ + insn_info *use_insn = use->insn (); + + bool can_propagate = true; + if (use->only_occurs_in_notes ()) + { + // The only uses are in notes. Try to keep the note if we can, + // but removing it is better than aborting the optimization. + insn_change use_change (use_insn); + use_change.new_uses = get_new_uses (use); + if (!use_change.new_uses.is_valid () + || !restrict_movement (use_change)) + { + use_change.move_range = use_insn; + use_change.new_uses = remove_uses_of_def (m_attempt, + use_insn->uses (), + use->def ()); + can_propagate = false; + } + if (dump_file && (dump_flags & TDF_DETAILS)) + { + fprintf (dump_file, "%s notes in:\n", + can_propagate ? "updating" : "removing"); + dump_insn_slim (dump_file, use_insn->rtl ()); + } + substitute_notes (use_insn, can_propagate); + insn_change *changes[] = { &use_change }; + crtl->ssa->change_insns (changes); + } + else + // We've already decided to update the insn's pattern and know that m_src + // will be available at the insn's new location. Now update its notes. + substitute_notes (use_insn, can_propagate); +} + +// We've decided to go ahead with the substitution and we've dealt with +// all uses that occur in the patterns of non-debug insns. Update all +// other uses for the fact that m_def is about to disappear. +void +insn_combination::substitute_optional_uses (set_info *def) +{ + if (auto insn_uses = def->all_insn_uses ()) + { + use_info *use = *insn_uses.begin (); + while (use) + { + use_info *next_use = use->next_any_insn_use (); + if (use->is_in_debug_insn ()) + substitute_debug_use (use); + else if (!use->is_live_out_use ()) + substitute_note_uses (use); + use = next_use; + } + } + for (use_info *use : def->phi_uses ()) + substitute_optional_uses (use->phi ()); +} + +// Try to perform the substitution. Return true on success. +bool +insn_combination::run () +{ + if (dump_file && (dump_flags & TDF_DETAILS)) + { + fprintf (dump_file, "\ntrying to combine definition of r%d in:\n", + m_def->regno ()); + dump_insn_slim (dump_file, m_def_insn->rtl ()); + fprintf (dump_file, "into:\n"); + } + + auto def_change = insn_change::delete_insn (m_def_insn); + m_nondebug_changes.safe_push (&def_change); + + if (!substitute_nondebug_uses (m_def) + || !changes_are_worthwhile (m_nondebug_changes) + || !crtl->ssa->verify_insn_changes (m_nondebug_changes)) + return false; + + substitute_optional_uses (m_def); + + confirm_change_group (); + crtl->ssa->change_insns (m_nondebug_changes); + return true; +} + +// See whether INSN is a single_set that we can optimize. Return the +// set if so, otherwise return null. +rtx +late_combine::optimizable_set (insn_info *insn) +{ + if (!insn->can_be_optimized () + || insn->is_asm () + || insn->is_call () + || insn->has_volatile_refs () + || insn->has_pre_post_modify () + || !can_move_insn_p (insn)) + return NULL_RTX; + + return single_set (insn->rtl ()); +} + +// Suppose that we can replace all uses of SET_DEST (SET) with SET_SRC (SET), +// where SET occurs in INSN. Return true if doing so is not likely to +// increase register pressure. +bool +late_combine::check_register_pressure (insn_info *insn, rtx set) +{ + // Plain register-to-register moves do not establish a register class + // preference and have no well-defined effect on the register allocator. + // If changes in register class are needed, the register allocator is + // in the best position to place those changes. If no change in + // register class is needed, then the optimization reduces register + // pressure if SET_SRC (set) was already live at uses, otherwise the + // optimization is pressure-neutral. + rtx src = SET_SRC (set); + if (REG_P (src)) + return true; + + // On the same basis, substituting a SET_SRC that contains a single + // pseudo register either reduces pressure or is pressure-neutral, + // subject to the constraints below. We would need to do more + // analysis for SET_SRCs that use more than one pseudo register. + unsigned int nregs = 0; + for (auto *use : insn->uses ()) + if (use->is_reg () + && !HARD_REGISTER_NUM_P (use->regno ()) + && !use->only_occurs_in_notes ()) + if (++nregs > 1) + return false; + + // If there are no pseudo registers in SET_SRC then the optimization + // should improve register pressure. + if (nregs == 0) + return true; + + // We'd be substituting (set (reg R1) SRC) where SRC is known to + // contain a single pseudo register R2. Assume for simplicity that + // each new use of R2 would need to be in the same class C as the + // current use of R2. If, for a realistic allocation, C is a + // non-strict superset of the R1's register class, the effect on + // register pressure should be positive or neutral. If instead + // R1 occupies a different register class from R2, or if R1 has + // more allocation freedom than R2, then there's a higher risk that + // the effect on register pressure could be negative. + // + // First use constrain_operands to get the most likely choice of + // alternative. For simplicity, just handle the case where the + // output operand is operand 0. + extract_insn (insn->rtl ()); + rtx dest = SET_DEST (set); + if (recog_data.n_operands == 0 + || recog_data.operand[0] != dest) + return false; + + if (!constrain_operands (0, get_enabled_alternatives (insn->rtl ()))) + return false; + + preprocess_constraints (insn->rtl ()); + auto *alt = which_op_alt (); + auto dest_class = alt[0].cl; + + // Check operands 1 and above. + auto check_src = [&] (unsigned int i) + { + if (recog_data.is_operator[i]) + return true; + + rtx op = recog_data.operand[i]; + if (CONSTANT_P (op)) + return true; + + if (SUBREG_P (op)) + op = SUBREG_REG (op); + if (REG_P (op)) + { + // Ignore hard registers. We've already rejected uses of non-fixed + // hard registers in the SET_SRC. + if (HARD_REGISTER_P (op)) + return true; + + // Make sure that the source operand's class is at least as + // permissive as the destination operand's class. + auto src_class = alternative_class (alt, i); + if (!reg_class_subset_p (dest_class, src_class)) + return false; + + // Make sure that the source operand occupies no more hard + // registers than the destination operand. This mostly matters + // for subregs. + if (targetm.class_max_nregs (dest_class, GET_MODE (dest)) + < targetm.class_max_nregs (src_class, GET_MODE (op))) + return false; + + return true; + } + return false; + }; + for (int i = 1; i < recog_data.n_operands; ++i) + if (recog_data.operand_type[i] != OP_OUT && !check_src (i)) + return false; + + return true; +} + +// Check uses of DEF to see whether there is anything obvious that +// prevents the substitution of SET into uses of DEF. +bool +late_combine::check_uses (set_info *def, rtx set) +{ + use_info *prev_use = nullptr; + for (use_info *use : def->nondebug_insn_uses ()) + { + insn_info *use_insn = use->insn (); + + if (use->is_live_out_use ()) + continue; + if (use->only_occurs_in_notes ()) + continue; + + // We cannot replace all uses if the value is live on exit. + if (use->is_artificial ()) + return false; + + // Avoid increasing the complexity of instructions that + // reference allocatable hard registers. + if (!REG_P (SET_SRC (set)) + && !reload_completed + && (accesses_include_nonfixed_hard_registers (use_insn->uses ()) + || accesses_include_nonfixed_hard_registers (use_insn->defs ()))) + return false; + + // Don't substitute into a non-local goto, since it can then be + // treated as a jump to local label, e.g. in shorten_branches. + // ??? But this shouldn't be necessary. + if (use_insn->is_jump () + && find_reg_note (use_insn->rtl (), REG_NON_LOCAL_GOTO, NULL_RTX)) + return false; + + // Reject cases where one of the uses is a function argument. + // The combine attempt should fail anyway, but this is a common + // case that is easy to check early. + if (use_insn->is_call () + && HARD_REGISTER_P (SET_DEST (set)) + && find_reg_fusage (use_insn->rtl (), USE, SET_DEST (set))) + return false; + + // We'll keep the uses in their original order, even if we move + // them relative to other instructions. Make sure that non-final + // uses do not change any values that occur in the SET_SRC. + if (prev_use && prev_use->ebb () == use->ebb ()) + { + def_info *ultimate_def = look_through_degenerate_phi (def); + if (insn_clobbers_resources (prev_use->insn (), + ultimate_def->insn ()->uses ())) + return false; + } + + prev_use = use; + } + + for (use_info *use : def->phi_uses ()) + if (!use->phi ()->is_degenerate () + || !check_uses (use->phi (), set)) + return false; + + return true; +} + +// Try to remove INSN by substituting a definition into all uses. +// If the optimization moves any instructions before CURSOR, add those +// instructions to the end of m_worklist. +bool +late_combine::combine_into_uses (insn_info *insn, insn_info *cursor) +{ + // For simplicity, don't try to handle sets of multiple hard registers. + // And for correctness, don't remove any assignments to the stack or + // frame pointers, since that would implicitly change the set of valid + // memory locations between this assignment and the next. + // + // Removing assignments to the hard frame pointer would invalidate + // backtraces. + set_info *def = single_set_info (insn); + if (!def + || !def->is_reg () + || def->regno () == STACK_POINTER_REGNUM + || def->regno () == FRAME_POINTER_REGNUM + || def->regno () == HARD_FRAME_POINTER_REGNUM) + return false; + + rtx set = optimizable_set (insn); + if (!set) + return false; + + // For simplicity, don't try to handle subreg destinations. + rtx dest = SET_DEST (set); + if (!REG_P (dest) || def->regno () != REGNO (dest)) + return false; + + // Don't prolong the live ranges of allocatable hard registers, or put + // them into more complicated instructions. Failing to prevent this + // could lead to spill failures, or at least to worst register allocation. + if (!reload_completed + && accesses_include_nonfixed_hard_registers (insn->uses ())) + return false; + + if (!reload_completed && !check_register_pressure (insn, set)) + return false; + + if (!check_uses (def, set)) + return false; + + insn_combination combination (def, SET_DEST (set), SET_SRC (set)); + if (!combination.run ()) + return false; + + for (auto *use_change : combination.use_changes ()) + if (*use_change->insn () < *cursor) + m_worklist.safe_push (use_change->insn ()); + else + break; + return true; +} + +// Run the pass on function FN. +unsigned int +late_combine::execute (function *fn) +{ + // Initialization. + calculate_dominance_info (CDI_DOMINATORS); + df_analyze (); + crtl->ssa = new rtl_ssa::function_info (fn); + // Don't allow memory_operand to match volatile MEMs. + init_recog_no_volatile (); + + insn_info *insn = *crtl->ssa->nondebug_insns ().begin (); + while (insn) + { + if (!insn->is_artificial ()) + { + insn_info *prev = insn->prev_nondebug_insn (); + if (combine_into_uses (insn, prev)) + { + // Any instructions that get added to the worklist were + // previously after PREV. Thus if we were able to move + // an instruction X before PREV during one combination, + // X cannot depend on any instructions that we move before + // PREV during subsequent combinations. This means that + // the worklist should be free of backwards dependencies, + // even if it isn't necessarily in RPO. + for (unsigned int i = 0; i < m_worklist.length (); ++i) + combine_into_uses (m_worklist[i], prev); + m_worklist.truncate (0); + insn = prev; + } + } + insn = insn->next_nondebug_insn (); + } + + // Finalization. + if (crtl->ssa->perform_pending_updates ()) + cleanup_cfg (0); + // Make the recognizer allow volatile MEMs again. + init_recog (); + free_dominance_info (CDI_DOMINATORS); + return 0; +} + +class pass_late_combine : public rtl_opt_pass +{ +public: + pass_late_combine (gcc::context *ctxt) + : rtl_opt_pass (pass_data_late_combine, ctxt) + {} + + // opt_pass methods: + opt_pass *clone () override { return new pass_late_combine (m_ctxt); } + bool gate (function *) override { return flag_late_combine_instructions; } + unsigned int execute (function *) override; +}; + +unsigned int +pass_late_combine::execute (function *fn) +{ + return late_combine ().execute (fn); +} + +} // end namespace + +// Create a new CC fusion pass instance. + +rtl_opt_pass * +make_pass_late_combine (gcc::context *ctxt) +{ + return new pass_late_combine (ctxt); +} diff --git a/gcc/opts.cc b/gcc/opts.cc index 1b1b46455af..915bce88fd6 100644 --- a/gcc/opts.cc +++ b/gcc/opts.cc @@ -664,6 +664,7 @@ static const struct default_options default_options_table[] = VECT_COST_MODEL_VERY_CHEAP }, { OPT_LEVELS_2_PLUS, OPT_finline_functions, NULL, 1 }, { OPT_LEVELS_2_PLUS, OPT_ftree_loop_distribute_patterns, NULL, 1 }, + { OPT_LEVELS_2_PLUS, OPT_flate_combine_instructions, NULL, 1 }, /* -O2 and above optimizations, but not -Os or -Og. */ { OPT_LEVELS_2_PLUS_SPEED_ONLY, OPT_falign_functions, NULL, 1 }, diff --git a/gcc/passes.def b/gcc/passes.def index 041229e47a6..13c9dc34ddf 100644 --- a/gcc/passes.def +++ b/gcc/passes.def @@ -493,6 +493,7 @@ along with GCC; see the file COPYING3. If not see NEXT_PASS (pass_initialize_regs); NEXT_PASS (pass_ud_rtl_dce); NEXT_PASS (pass_combine); + NEXT_PASS (pass_late_combine); NEXT_PASS (pass_if_after_combine); NEXT_PASS (pass_jump_after_combine); NEXT_PASS (pass_partition_blocks); @@ -512,6 +513,7 @@ along with GCC; see the file COPYING3. If not see NEXT_PASS (pass_postreload); PUSH_INSERT_PASSES_WITHIN (pass_postreload) NEXT_PASS (pass_postreload_cse); + NEXT_PASS (pass_late_combine); NEXT_PASS (pass_gcse2); NEXT_PASS (pass_split_after_reload); NEXT_PASS (pass_ree); diff --git a/gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-1.c b/gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-1.c index f290b9ccbdc..a95637abbe5 100644 --- a/gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-1.c +++ b/gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-1.c @@ -25,5 +25,5 @@ bar (long a) } /* { dg-final { scan-rtl-dump "Will split live ranges of parameters" "ira" } } */ -/* { dg-final { scan-rtl-dump "Split live-range of register" "ira" { xfail *-*-* } } } */ +/* { dg-final { scan-rtl-dump "Split live-range of register" "ira" { xfail { ! aarch64*-*-* } } } } */ /* { dg-final { scan-rtl-dump "Performing shrink-wrapping" "pro_and_epilogue" { xfail powerpc*-*-* } } } */ diff --git a/gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-2.c b/gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-2.c index 6212c95585d..0690e036eaa 100644 --- a/gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-2.c +++ b/gcc/testsuite/gcc.dg/ira-shrinkwrap-prep-2.c @@ -30,6 +30,6 @@ bar (long a) } /* { dg-final { scan-rtl-dump "Will split live ranges of parameters" "ira" } } */ -/* { dg-final { scan-rtl-dump "Split live-range of register" "ira" { xfail *-*-* } } } */ +/* { dg-final { scan-rtl-dump "Split live-range of register" "ira" { xfail { ! aarch64*-*-* } } } } */ /* XFAIL due to PR70681. */ /* { dg-final { scan-rtl-dump "Performing shrink-wrapping" "pro_and_epilogue" { xfail arm*-*-* powerpc*-*-* } } } */ diff --git a/gcc/testsuite/gcc.dg/stack-check-4.c b/gcc/testsuite/gcc.dg/stack-check-4.c index b0c5c61972f..052d2abc2f1 100644 --- a/gcc/testsuite/gcc.dg/stack-check-4.c +++ b/gcc/testsuite/gcc.dg/stack-check-4.c @@ -20,7 +20,7 @@ scan for. We scan for both the positive and negative cases. */ /* { dg-do compile } */ -/* { dg-options "-O2 -fstack-clash-protection -fdump-rtl-pro_and_epilogue -fno-optimize-sibling-calls" } */ +/* { dg-options "-O2 -fstack-clash-protection -fdump-rtl-pro_and_epilogue -fno-optimize-sibling-calls -fno-shrink-wrap" } */ /* { dg-require-effective-target supports_stack_clash_protection } */ extern void arf (char *); diff --git a/gcc/testsuite/gcc.target/aarch64/bitfield-bitint-abi-align16.c b/gcc/testsuite/gcc.target/aarch64/bitfield-bitint-abi-align16.c index 4a228b0a1ce..c29a230a771 100644 --- a/gcc/testsuite/gcc.target/aarch64/bitfield-bitint-abi-align16.c +++ b/gcc/testsuite/gcc.target/aarch64/bitfield-bitint-abi-align16.c @@ -1,5 +1,5 @@ /* { dg-do compile { target bitint } } */ -/* { dg-additional-options "-std=c23 -O2 -fno-stack-protector -save-temps -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-additional-options "-std=c23 -O2 -fno-stack-protector -save-temps -fno-schedule-insns -fno-schedule-insns2 -fno-late-combine-instructions" } */ /* { dg-final { check-function-bodies "**" "" "" } } */ #define ALIGN 16 diff --git a/gcc/testsuite/gcc.target/aarch64/bitfield-bitint-abi-align8.c b/gcc/testsuite/gcc.target/aarch64/bitfield-bitint-abi-align8.c index e7f773640f0..13ffbf416ca 100644 --- a/gcc/testsuite/gcc.target/aarch64/bitfield-bitint-abi-align8.c +++ b/gcc/testsuite/gcc.target/aarch64/bitfield-bitint-abi-align8.c @@ -1,5 +1,5 @@ /* { dg-do compile { target bitint } } */ -/* { dg-additional-options "-std=c23 -O2 -fno-stack-protector -save-temps -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-additional-options "-std=c23 -O2 -fno-stack-protector -save-temps -fno-schedule-insns -fno-schedule-insns2 -fno-late-combine-instructions" } */ /* { dg-final { check-function-bodies "**" "" "" } } */ #define ALIGN 8 diff --git a/gcc/testsuite/gcc.target/aarch64/pr106594_1.c b/gcc/testsuite/gcc.target/aarch64/pr106594_1.c new file mode 100644 index 00000000000..71bcafcb44f --- /dev/null +++ b/gcc/testsuite/gcc.target/aarch64/pr106594_1.c @@ -0,0 +1,20 @@ +/* { dg-options "-O2" } */ + +extern const int constellation_64qam[64]; + +void foo(int nbits, + const char *p_src, + int *p_dst) { + + while (nbits > 0U) { + char first = *p_src++; + + char index1 = ((first & 0x3) << 4) | (first >> 4); + + *p_dst++ = constellation_64qam[index1]; + + nbits--; + } +} + +/* { dg-final { scan-assembler {(?n)\tldr\t.*\[x[0-9]+, w[0-9]+, sxtw #?2\]} } } */ diff --git a/gcc/testsuite/gcc.target/aarch64/sve/cond_asrd_3.c b/gcc/testsuite/gcc.target/aarch64/sve/cond_asrd_3.c index 0d620a30d5d..b537c6154a3 100644 --- a/gcc/testsuite/gcc.target/aarch64/sve/cond_asrd_3.c +++ b/gcc/testsuite/gcc.target/aarch64/sve/cond_asrd_3.c @@ -27,9 +27,9 @@ TEST_ALL (DEF_LOOP) /* { dg-final { scan-assembler-times {\tasrd\tz[0-9]+\.h, p[0-7]/m, z[0-9]+\.h, #4\n} 2 } } */ /* { dg-final { scan-assembler-times {\tasrd\tz[0-9]+\.s, p[0-7]/m, z[0-9]+\.s, #4\n} 1 } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.b, p[0-7]/z, z[0-9]+\.b\n} 3 { xfail *-*-* } } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.h, p[0-7]/z, z[0-9]+\.h\n} 2 { xfail *-*-* } } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.s, p[0-7]/z, z[0-9]+\.s\n} 1 { xfail *-*-* } } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.b, p[0-7]/z, z[0-9]+\.b\n} 3 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.h, p[0-7]/z, z[0-9]+\.h\n} 2 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.s, p[0-7]/z, z[0-9]+\.s\n} 1 } } */ -/* { dg-final { scan-assembler-not {\tmov\tz} { xfail *-*-* } } } */ -/* { dg-final { scan-assembler-not {\tsel\t} { xfail *-*-* } } } */ +/* { dg-final { scan-assembler-not {\tmov\tz} } } */ +/* { dg-final { scan-assembler-not {\tsel\t} } } */ diff --git a/gcc/testsuite/gcc.target/aarch64/sve/cond_convert_3.c b/gcc/testsuite/gcc.target/aarch64/sve/cond_convert_3.c index a294effd4a9..cff806c278d 100644 --- a/gcc/testsuite/gcc.target/aarch64/sve/cond_convert_3.c +++ b/gcc/testsuite/gcc.target/aarch64/sve/cond_convert_3.c @@ -30,11 +30,9 @@ TEST_ALL (DEF_LOOP) /* { dg-final { scan-assembler-times {\tscvtf\tz[0-9]+\.d, p[0-7]/m,} 1 } } */ /* { dg-final { scan-assembler-times {\tucvtf\tz[0-9]+\.d, p[0-7]/m,} 1 } } */ -/* Really we should be able to use MOVPRFX /z here, but at the moment - we're relying on combine to merge a SEL and an arithmetic operation, - and the SEL doesn't allow the "false" value to be zero when the "true" - value is a register. */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+, z[0-9]+\n} 6 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.h, p[0-7]/z,} 2 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.s, p[0-7]/z,} 2 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.d, p[0-7]/z,} 2 } } */ /* { dg-final { scan-assembler-not {\tmov\tz[^\n]*z} } } */ /* { dg-final { scan-assembler-not {\tsel\t} } } */ diff --git a/gcc/testsuite/gcc.target/aarch64/sve/cond_convert_6.c b/gcc/testsuite/gcc.target/aarch64/sve/cond_convert_6.c index 6541a2ea49d..abf0a2e832f 100644 --- a/gcc/testsuite/gcc.target/aarch64/sve/cond_convert_6.c +++ b/gcc/testsuite/gcc.target/aarch64/sve/cond_convert_6.c @@ -30,11 +30,9 @@ TEST_ALL (DEF_LOOP) /* { dg-final { scan-assembler-times {\tfcvtzs\tz[0-9]+\.d, p[0-7]/m,} 1 } } */ /* { dg-final { scan-assembler-times {\tfcvtzu\tz[0-9]+\.d, p[0-7]/m,} 1 } } */ -/* Really we should be able to use MOVPRFX /z here, but at the moment - we're relying on combine to merge a SEL and an arithmetic operation, - and the SEL doesn't allow the "false" value to be zero when the "true" - value is a register. */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+, z[0-9]+\n} 6 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.h, p[0-7]/z,} 2 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.s, p[0-7]/z,} 2 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.d, p[0-7]/z,} 2 } } */ /* { dg-final { scan-assembler-not {\tmov\tz[^\n]*z} } } */ /* { dg-final { scan-assembler-not {\tsel\t} } } */ diff --git a/gcc/testsuite/gcc.target/aarch64/sve/cond_fabd_5.c b/gcc/testsuite/gcc.target/aarch64/sve/cond_fabd_5.c index e66477b3bce..401201b315a 100644 --- a/gcc/testsuite/gcc.target/aarch64/sve/cond_fabd_5.c +++ b/gcc/testsuite/gcc.target/aarch64/sve/cond_fabd_5.c @@ -24,12 +24,9 @@ TEST_ALL (DEF_LOOP) /* { dg-final { scan-assembler-times {\tfabd\tz[0-9]+\.s, p[0-7]/m,} 1 } } */ /* { dg-final { scan-assembler-times {\tfabd\tz[0-9]+\.d, p[0-7]/m,} 1 } } */ -/* Really we should be able to use MOVPRFX /Z here, but at the moment - we're relying on combine to merge a SEL and an arithmetic operation, - and the SEL doesn't allow zero operands. */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.h, p[0-7]/z, z[0-9]+\.h\n} 1 { xfail *-*-* } } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.s, p[0-7]/z, z[0-9]+\.s\n} 1 { xfail *-*-* } } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.d, p[0-7]/z, z[0-9]+\.d\n} 1 { xfail *-*-* } } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.h, p[0-7]/z, z[0-9]+\.h\n} 1 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.s, p[0-7]/z, z[0-9]+\.s\n} 1 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.d, p[0-7]/z, z[0-9]+\.d\n} 1 } } */ /* { dg-final { scan-assembler-not {\tmov\tz[^,]*z} } } */ -/* { dg-final { scan-assembler-not {\tsel\t} { xfail *-*-* } } } */ +/* { dg-final { scan-assembler-not {\tsel\t} } } */ diff --git a/gcc/testsuite/gcc.target/aarch64/sve/cond_unary_4.c b/gcc/testsuite/gcc.target/aarch64/sve/cond_unary_4.c index a491f899088..cbb957bffa4 100644 --- a/gcc/testsuite/gcc.target/aarch64/sve/cond_unary_4.c +++ b/gcc/testsuite/gcc.target/aarch64/sve/cond_unary_4.c @@ -52,15 +52,10 @@ TEST_ALL (DEF_LOOP) /* { dg-final { scan-assembler-times {\tfneg\tz[0-9]+\.s, p[0-7]/m,} 1 } } */ /* { dg-final { scan-assembler-times {\tfneg\tz[0-9]+\.d, p[0-7]/m,} 1 } } */ -/* Really we should be able to use MOVPRFX /z here, but at the moment - we're relying on combine to merge a SEL and an arithmetic operation, - and the SEL doesn't allow the "false" value to be zero when the "true" - value is a register. */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+, z[0-9]+\n} 7 } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.b, p[0-7]/z, z[0-9]+\.b} 1 } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.h, p[0-7]/z, z[0-9]+\.h} 2 } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.s, p[0-7]/z, z[0-9]+\.s} 2 } } */ -/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.d, p[0-7]/z, z[0-9]+\.d} 2 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.b, p[0-7]/z, z[0-9]+\.b} 2 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.h, p[0-7]/z, z[0-9]+\.h} 4 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.s, p[0-7]/z, z[0-9]+\.s} 4 } } */ +/* { dg-final { scan-assembler-times {\tmovprfx\tz[0-9]+\.d, p[0-7]/z, z[0-9]+\.d} 4 } } */ /* { dg-final { scan-assembler-not {\tmov\tz[^\n]*z} } } */ /* { dg-final { scan-assembler-not {\tsel\t} } } */ diff --git a/gcc/tree-pass.h b/gcc/tree-pass.h index edebb2be245..38902b1b01b 100644 --- a/gcc/tree-pass.h +++ b/gcc/tree-pass.h @@ -615,6 +615,7 @@ extern rtl_opt_pass *make_pass_branch_prob (gcc::context *ctxt); extern rtl_opt_pass *make_pass_value_profile_transformations (gcc::context *ctxt); extern rtl_opt_pass *make_pass_postreload_cse (gcc::context *ctxt); +extern rtl_opt_pass *make_pass_late_combine (gcc::context *ctxt); extern rtl_opt_pass *make_pass_gcse2 (gcc::context *ctxt); extern rtl_opt_pass *make_pass_split_after_reload (gcc::context *ctxt); extern rtl_opt_pass *make_pass_thread_prologue_and_epilogue (gcc::context