From patchwork Thu Jun 2 12:18:09 2016 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Sumit Garg X-Patchwork-Id: 628971 X-Patchwork-Delegate: yorksun@freescale.com Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@bilbo.ozlabs.org Received: from theia.denx.de (theia.denx.de [85.214.87.163]) by ozlabs.org (Postfix) with ESMTP id 3rKxRq6z4Tz9t61 for ; Thu, 2 Jun 2016 16:01:11 +1000 (AEST) Received: from localhost (localhost [127.0.0.1]) by theia.denx.de (Postfix) with ESMTP id A8F604BD3D; Thu, 2 Jun 2016 08:01:10 +0200 (CEST) Received: from theia.denx.de ([127.0.0.1]) by localhost (theia.denx.de [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id 4YOrTjwM83NQ; Thu, 2 Jun 2016 08:01:10 +0200 (CEST) Received: from theia.denx.de (localhost [127.0.0.1]) by theia.denx.de (Postfix) with ESMTP id 22EB0A74BA; Thu, 2 Jun 2016 08:01:10 +0200 (CEST) Received: from localhost (localhost [127.0.0.1]) by theia.denx.de (Postfix) with ESMTP id 5AF3E4BDE9 for ; Thu, 2 Jun 2016 08:01:05 +0200 (CEST) Received: from theia.denx.de ([127.0.0.1]) by localhost (theia.denx.de [127.0.0.1]) (amavisd-new, port 10024) with ESMTP id t7c1BSQMOYVu for ; Thu, 2 Jun 2016 08:01:05 +0200 (CEST) X-policyd-weight: NOT_IN_SBL_XBL_SPAMHAUS=-1.5 NOT_IN_SPAMCOP=-1.5 NOT_IN_BL_NJABL=-1.5 (only DNSBL check requested) Received: from na01-bn1-obe.outbound.protection.outlook.com (mail-bn1bon0055.outbound.protection.outlook.com [157.56.111.55]) by theia.denx.de (Postfix) with ESMTPS id B29B74BD3D for ; Thu, 2 Jun 2016 08:01:00 +0200 (CEST) Received: from BLUPR0301CA0023.namprd03.prod.outlook.com (10.162.113.161) by BLUPR03MB197.namprd03.prod.outlook.com (10.255.212.144) with Microsoft SMTP Server (TLS) id 15.1.485.9; Thu, 2 Jun 2016 06:00:59 +0000 Received: from BN1BFFO11FD001.protection.gbl (2a01:111:f400:7c10::1:139) by BLUPR0301CA0023.outlook.office365.com (2a01:111:e400:5259::33) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384_P384) id 15.1.506.9 via Frontend Transport; Thu, 2 Jun 2016 06:00:58 +0000 Authentication-Results: spf=fail (sender IP is 192.88.158.2) smtp.mailfrom=nxp.com; nxp.com; dkim=none (message not signed) header.d=none;nxp.com; dmarc=none action=none header.from=nxp.com; Received-SPF: Fail (protection.outlook.com: domain of nxp.com does not designate 192.88.158.2 as permitted sender) receiver=protection.outlook.com; client-ip=192.88.158.2; helo=az84smr01.freescale.net; Received: from az84smr01.freescale.net (192.88.158.2) by BN1BFFO11FD001.mail.protection.outlook.com (10.58.144.64) with Microsoft SMTP Server (TLS) id 15.1.497.8 via Frontend Transport; Thu, 2 Jun 2016 06:00:58 +0000 Received: from localhost.ap.freescale.net ([10.232.14.164]) by az84smr01.freescale.net (8.14.3/8.14.0) with ESMTP id u5260roF010344; Wed, 1 Jun 2016 23:00:54 -0700 From: Sumit Garg To: Date: Thu, 2 Jun 2016 08:18:09 -0400 Message-ID: <1464869889-10375-1-git-send-email-sumit.garg@nxp.com> X-Mailer: git-send-email 1.8.1.4 X-EOPAttributedMessage: 0 X-Matching-Connectors: 131093208588323521; (91ab9b29-cfa4-454e-5278-08d120cd25b8); () X-Forefront-Antispam-Report: CIP:192.88.158.2; IPV:NLI; CTRY:US; EFV:NLI; SFV:NSPM; SFS:(10009020)(6009001)(2980300002)(1109001)(1110001)(339900001)(189002)(199003)(9170700003)(106466001)(5008740100001)(586003)(33646002)(5003940100001)(229853001)(50466002)(6806005)(8936002)(77096005)(110136002)(8666004)(87936001)(8676002)(2351001)(47776003)(189998001)(36756003)(2906002)(15975445007)(105606002)(81166006)(19580405001)(4326007)(85426001)(11100500001)(48376002)(50986999)(86362001)(50226002)(92566002)(104016004)(19580395003)(76506005)(7059030)(4720700001)(19627235001); DIR:OUT; SFP:1101; SCL:1; SRVR:BLUPR03MB197; H:az84smr01.freescale.net; FPR:; SPF:Fail; MLV:sfv; MX:1; A:1; LANG:en; X-Microsoft-Exchange-Diagnostics: 1; BN1BFFO11FD001; 1:c99DwLXtcGF3wMLrkCS98JIZdWj6g2TS8Nrb6UHXJD5gTi2svmR+OAHVbvSdbIj20jRvuplcGFHGQaZlnOUElO61EupPfZfO8otbUpTGDCgQ5Z64O/qt1trjzPQ6x/BhbRlPRCRxcLWSDXDqxzM5ikjz6Rl6comyiO/7Ya5KaSiBfTgaqDyfG01kGe2M83XDAkqvMtPfArOfX4SZAEYvBq9G3xdZ29I9i2GYcZ4f5Fai/roLqDy5RsZXBWTHb+HCrxRaBTIANVAdnzaKYy4OywtLqNJFK/Oq9Bn+ZLZjcBQ8ZQVEqdMnp+4d6BXlM4e4iJa4fysxCiWKVJcuJy7AEMB/qXATBNiKTPYAe0ygY2nnErtc4K53y5hJbEmVi0A/y9HcEWOQgvdcTLxDfQ6vFzQ26MsTdBuEZ9fTkbSiHViZE4U2iRCUE45zzLtdym67Wq/2HK9Chm2PGfmuUWcSIoEoKTHT1Pgw0nrZcikUHezYU1GgP5z/hVcl+9tstR0Fj+Z7UaT12gq6Jn/F3P0aG1LqSsrpIoxCcZwPY38FvHxT/PnZ4FFE1sJN+ZwwO9/ohdOzth5qNxNvc5GNuiV1jEanUEd0kxoUhsY2D3BQOZzdg2Oz1aYSd7JHA+YyuK0+dRI4eqZ2JOCUYWuNnjhY/xRMWWuVm1wgUuR9cCWpVl4LTmjWBd0zOPofpLtxmdsG MIME-Version: 1.0 X-MS-Office365-Filtering-Correlation-Id: a6416988-8b24-4947-2960-08d38aab44d4 X-Microsoft-Exchange-Diagnostics: 1; BLUPR03MB197; 2:sSF3PhQoohT+ZNXcCk9Fe1Pn8xpwlQCDyYYrgTBI+NK4DLdqR+nFHQ4qIuEsXP1IDOW8kO63oipYMQTbDOYMPU1FWcths2HGNjMkuZ5utf4tJRYfv/Hcbh5s/irdjmyajRPNGzbAvjEp3IqVtN4MkT77h7w0j8ufnpB+Y/KzLA/tid8Re0XAPLrfKoFeXDof; 3:WHFE6NJJLWTCtM56RL4w9eixlk9UUhwUF8J639qj77/J2Ju9xeGiFWuqjd4vkFkP9HxurXfzcsrjB+CcURLwSPpBzp/C22abD3PBKY+sg4AaJRvC0EzbHtLedfLHVHcWSFCrpa2D3mdstf2XdR2lirAnRHyoshZmN1oJgW3Jgqyr+zocovSRqgXCDQRKEKC9xO0H9SvsuCygwS4Hw+EoTqsyhZANWjQj7XWyiQfRcTQ=; 25:mPS0FrPQbMsPCANA4WpZbB0PW8NqkEdgG5F+odNx/sIGDT7VX8APKs87VqHFkdwA7edYQBTs+c5ITNB6+FFj4kJMAQ/NtvZKfV59eYP8OqIvIdsvnlyaLFli+38wJ8i9xY7AZ/p11iDo0cTMjyz/iTR1Hbs1Z2C/l2kxXN5KPP82gdHzNC5weJkyri9GKliVme7OB7xIQuwC/O+Kyb/zwhlAAo3B9mll7pSx7CxxOm+cmQtCQRrWGIM2QYIc+4q8Pp9y2PTgZzcR9WHgCW7A84wZqZV9h2XIg+bONRIAsuz8zyzWBvankq02/cmp1IkISQYQDSJ0fYCl9Q5fLuuJlnLG0+zhG5loLyR6dcF8lg+AWzjegKfAnc67ueDj45PPiGPT8FgI8I9K5iipcUQtH3fYFlXIDBOla7OlxHovXAY= X-Microsoft-Antispam: UriScan:;BCL:0;PCL:0;RULEID:;SRVR:BLUPR03MB197; X-Microsoft-Antispam-PRVS: X-Exchange-Antispam-Report-Test: UriScan:(185117386973197); X-Exchange-Antispam-Report-CFA-Test: BCL:0; PCL:0; RULEID:(601004)(2401047)(13023025)(13018025)(5005006)(13024025)(13017025)(13015025)(8121501046)(10201501046)(3002001)(6055026); SRVR:BLUPR03MB197; BCL:0; PCL:0; RULEID:(400006); SRVR:BLUPR03MB197; X-Microsoft-Exchange-Diagnostics: 1; BLUPR03MB197; 4:W5X6AkCVWdeGMWWOaqWUYcUYrFqkEVySEYehoPNp200mIhZw4lmn7oNJAekaEQTYjmjzLKO3d9ROwimcnk5v+yMIv9Bn1ELQa/vQ/uB830sNY5i0fJ2GCMzPwYxubHJM4+JARDffAXEhQrmg/Y7h1rmJ743ar7WUaD0bZoq3bvnA46l/98pYyHFAAdI8Z2kOAch42205TMBeBU5CdrZnSuBgE+ercq0NCeArG+URikPctsWmd828akEeKDm33kvoKBfHgFk4xjynDHTTPTEl1hswvZ5ry7cfsB2jlM79YOX81+R2mDlCM4OQfi0v3SZ8nhdecBZdCgr+346l7EKvviGnZ/oVk3TuMSa64d5okebvgusiNiCC+TZgEIi4ksdmu1vrfqOBOmOY9iQpHFk2z62LMoAGSOG2OdaG5JIe6kMrUvfJ97dzNkQtP4lszS7tjfWCBIIUgLd8PUXNbPs1Vxcs7qmuK4mrOMhxZK3Ru+IUGE/FCuXUsoJ9KpmUPPF7yKzMh0NacOXfppy8M/TF5g== X-Forefront-PRVS: 0961DF5286 X-Microsoft-Exchange-Diagnostics: =?us-ascii?Q?1; BLUPR03MB197; 23:o6+B83+zz015+gxVt7nBjTY4+g15PF50PL+L43qTw5?= =?us-ascii?Q?hbiqc0JDtU5DGyDGoIBuHyqerj/cZ0pgpGAWJVTxlcOg8wTn3LO0lKnleIa0?= =?us-ascii?Q?B0GT8MT9uxjQq0Dme18q0VXGU6+cgltXvilO2I62ftDr/5BkoK5f1jilzoUQ?= =?us-ascii?Q?lgLIGaYrRTjNWyG2UpM1N4CAtK5XcVXCly6Dc4KzKLefh7lF/iWfd3dtgXbl?= =?us-ascii?Q?tkSYjSjoE2uMU8YsrxJ9E4vm4Y4cpfADY9n1q8rhz6/6Sf/1zIZhPAZx+pNe?= =?us-ascii?Q?dEoaoiaOZ6Y1wu86/YRAItlCojvjBZ0tmuKroKq8XRnc9XHa3n9t/MZ8g0hQ?= =?us-ascii?Q?/ljZZct7SGpnqC1P5YhShE47/36ACICp67Op4dV5IbjfvVUaiMVAo7GHnwLv?= =?us-ascii?Q?VI8aG4i+aI+eSbnSMx5datWaY0gqoe6nwT8+foSTR62uQknVkEzC3Sanp71I?= =?us-ascii?Q?qTAkXV2Z+qiGnZ1JbfLjyCSj4JRLv9jMFvBgZPBXriYV6Y/mreltOwuXywDo?= =?us-ascii?Q?3wFF+Cnu0aDfekxC3cX7fWWGVimd3tv2Odhs2K1VvJR3jGUNw8Ot4L+vS5qH?= =?us-ascii?Q?0fSTe4L4RT+Kn4K24qHv9xrFqEzosVQymgmqYruGhee1m992EQRhDPykLG69?= =?us-ascii?Q?p9qoZhBm5t4/q2QocCmx7YD5mSSrQ6Jd0NbPKIPoS425+y47/CWbrorFpg67?= =?us-ascii?Q?RG8eC+KstGS/qtKQXOzlagpTb4nnsmOf3uXM0Kw8O3mjEF6AF2JyCiq8fFSP?= =?us-ascii?Q?X2962UO8Y1idp/AP11e3VpUHRwuzvewLp7BKWA7S/8paGLd2pZjxI+9O6W6v?= =?us-ascii?Q?VXf+6tIyBDbhwlu668R+bACSkqKO/qU74aZv5SoP7XIhnrjacpW6Tm76cJBl?= =?us-ascii?Q?0In6KsX72Qezo18sAAvkrVTgFLt4Zzxq+3t1ezLxPfPOZNWFf8nBe0QrxciL?= =?us-ascii?Q?IcpN0ddoB492Wlf7BPqHWCoIFtorQo/Qc2/3WAHvOPQZVl916C2sz1MfJq2e?= =?us-ascii?Q?R6msGZB/nzWB6wuzw237sVJdx3hPTIs+t/dmBY4slT1UPbMviVnm8iY1q5re?= =?us-ascii?Q?embdtkxf25TEuZ4KyVb9VD9CqarO7WeuKQKrThfoYHweGJLvIlJ72wAVg+vx?= =?us-ascii?Q?d6oLSxY3nBnrWBRXKFD7Ot8n94PeveRtN267jBDMThS9LcC8q0Ug=3D=3D?= X-Microsoft-Exchange-Diagnostics: 1; BLUPR03MB197; 5:gwSQtsjLCw+TyJWPIDaG1o8+u5FJq0Rl6iIyNN00s9XGr5MpnojCs9vTdxqF9HFnK8l4WEvhcs+aqB0gUiAR07HAXSlHtd/4Nz/LDKb/2bsaz8duOZLezTPKd/XR8/LIza8Pe//t1Bu0P4TxFBamWK+zJ4yS24cVlpGWjvGmMQM=; 24:TVxUTsiHwSSz+mjqMCUfRU4cdnbnkM5fEus5JrI2KV0islG0NARyBYWMpz9Nx0V1PZxV7I5/FJmNy3iEr8UUOk9jnKWPb8f2iXVVx+6C6Vw=; 7:YAijMSG3i1LQRJ0Rlof3b34ke/rHMACvKLl5DCGdG6oZku3w3H/UUMZ0If97ORLr6SI45JncnFJDMV5VYDF+eit/9RKH7QgK92ImKTe77BLs2p4tgS42BpysHkUUqESoxs6HhF7LqfIzXY8UpF7p7XDNOZgmAEGdS9lgnCRSzPOh9DEu1r9H+F+gnFRWSEnE SpamDiagnosticOutput: 1:23 SpamDiagnosticMetadata: NSPM X-MS-Exchange-CrossTenant-OriginalArrivalTime: 02 Jun 2016 06:00:58.5827 (UTC) X-MS-Exchange-CrossTenant-Id: 5afe0b00-7697-4969-b663-5eab37d5f47e X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=5afe0b00-7697-4969-b663-5eab37d5f47e; Ip=[192.88.158.2]; Helo=[az84smr01.freescale.net] X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BLUPR03MB197 Cc: ruchika.gupta@nxp.com Subject: [U-Boot] [PATCH v4 2/2] powerpc/mpc85xx: T104x: Add nand secure boot target X-BeenThere: u-boot@lists.denx.de X-Mailman-Version: 2.1.15 Precedence: list List-Id: U-Boot discussion List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: u-boot-bounces@lists.denx.de Sender: "U-Boot" For mpc85xx SoCs, the core begins execution from address 0xFFFFFFFC. In non-secure boot scenario from NAND, this address will map to CPC configured as SRAM. But in case of secure boot, this default address always maps to IBR (Internal Boot ROM). The IBR code requires that the bootloader(U-boot) must lie in 0 to 3.5G address space i.e. 0x0 - 0xDFFFFFFF. For secure boot target from NAND, the text base for SPL is kept same as non-secure boot target i.e. 0xFFFx_xxxx but the SPL U-boot binary will be copied to CPC configured as SRAM with address in 0-3.5G(0xBFFC_0000) As a the virtual and physical address of CPC would be different. The virtual address 0xFFFx_xxxx needs to be mapped to physical address 0xBFFx_xxxx. Create a new PBI file to configure CPC as SRAM with address 0xBFFC0000 and update DCFG SCRTACH1 register with location of Header required for secure boot. The changes are similar to commit 467a40dfe35f48d830f01a72617207d03ca85b4d powerpc/mpc85xx: SECURE BOOT- NAND secure boot target for P3041 While P3041 has a 1MB CPC and does not require SPL. On T104x, CPC is only 256K and thus SPL framework is used. The changes are only applicable for SPL U-Boot running out of CPC SRAM and not the next level U-Boot loaded on DDR. Reviewed-by: Ruchika Gupta Signed-off-by: Aneesh Bansal Signed-off-by: Sumit Garg --- Changes in v2: Patches rebased Changes in v3: Patches rebased Changes in v4: Generic changes in lib, drivers, common Makefiles removed from this patchset. Rebased this patchset on top of patch [1], so this patchset is dependent on patch [1]. [1]https://patchwork.ozlabs.org/patch/627664/ arch/powerpc/cpu/mpc85xx/cpu_init.c | 4 +-- arch/powerpc/cpu/mpc85xx/start.S | 11 ++++++-- arch/powerpc/include/asm/fsl_secure_boot.h | 10 ++++++- board/freescale/t104xrdb/t104x_pbi_sb.cfg | 38 ++++++++++++++++++++++++++ board/freescale/t104xrdb/tlb.c | 15 +++++++++- configs/T1042RDB_PI_NAND_SECURE_BOOT_defconfig | 29 ++++++++++++++++++++ include/configs/T104xRDB.h | 29 +++++++++++++++++++- 7 files changed, 128 insertions(+), 8 deletions(-) create mode 100644 board/freescale/t104xrdb/t104x_pbi_sb.cfg create mode 100644 configs/T1042RDB_PI_NAND_SECURE_BOOT_defconfig diff --git a/arch/powerpc/cpu/mpc85xx/cpu_init.c b/arch/powerpc/cpu/mpc85xx/cpu_init.c index 61f5639..ace4279 100644 --- a/arch/powerpc/cpu/mpc85xx/cpu_init.c +++ b/arch/powerpc/cpu/mpc85xx/cpu_init.c @@ -439,7 +439,7 @@ ulong cpu_init_f(void) #ifdef CONFIG_SYS_DCSRBAR_PHYS ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); #endif -#if defined(CONFIG_SECURE_BOOT) +#if defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SYS_RAMBOOT) struct law_entry law; #endif #ifdef CONFIG_MPC8548 @@ -459,7 +459,7 @@ ulong cpu_init_f(void) disable_tlb(14); disable_tlb(15); -#if defined(CONFIG_SECURE_BOOT) +#if defined(CONFIG_SECURE_BOOT) && !defined(CONFIG_SYS_RAMBOOT) /* Disable the LAW created for NOR flash by the PBI commands */ law = find_law(CONFIG_SYS_PBI_FLASH_BASE); if (law.index != -1) diff --git a/arch/powerpc/cpu/mpc85xx/start.S b/arch/powerpc/cpu/mpc85xx/start.S index 4c51225..0850727 100644 --- a/arch/powerpc/cpu/mpc85xx/start.S +++ b/arch/powerpc/cpu/mpc85xx/start.S @@ -1069,17 +1069,22 @@ create_init_ram_area: #elif !defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SECURE_BOOT) /* create a temp mapping in AS = 1 for Flash mapping * created by PBL for ISBC code - */ + */ create_tlb1_entry 15, \ 1, BOOKE_PAGESZ_1M, \ CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS2_I|MAS2_G, \ CONFIG_SYS_PBI_FLASH_WINDOW & 0xfff00000, MAS3_SX|MAS3_SW|MAS3_SR, \ 0, r6 -#elif defined(CONFIG_RAMBOOT_PBL) && defined(CONFIG_SECURE_BOOT) +/* For Targets without CONFIG_SPL like P3, P5 + * and for targets with CONFIG_SPL like T1, T2, T4, only for + * u-boot-spl i.e. CONFIG_SPL_BUILD + */ +#elif defined(CONFIG_RAMBOOT_PBL) && defined(CONFIG_SECURE_BOOT) && \ + (!defined(CONFIG_SPL) || defined(CONFIG_SPL_BUILD)) /* create a temp mapping in AS = 1 for mapping CONFIG_SYS_MONITOR_BASE * to L3 Address configured by PBL for ISBC code - */ + */ create_tlb1_entry 15, \ 1, BOOKE_PAGESZ_1M, \ CONFIG_SYS_MONITOR_BASE & 0xfff00000, MAS2_I|MAS2_G, \ diff --git a/arch/powerpc/include/asm/fsl_secure_boot.h b/arch/powerpc/include/asm/fsl_secure_boot.h index 99eec7f..2435cf8 100644 --- a/arch/powerpc/include/asm/fsl_secure_boot.h +++ b/arch/powerpc/include/asm/fsl_secure_boot.h @@ -35,7 +35,9 @@ defined(CONFIG_T104xD4RDB) || \ defined(CONFIG_PPC_T1023) || \ defined(CONFIG_PPC_T1024) +#ifndef CONFIG_SYS_RAMBOOT #define CONFIG_SYS_CPC_REINIT_F +#endif #define CONFIG_KEY_REVOCATION #undef CONFIG_SYS_INIT_L3_ADDR #define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 @@ -43,7 +45,13 @@ #if defined(CONFIG_RAMBOOT_PBL) #undef CONFIG_SYS_INIT_L3_ADDR -#define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 +#ifdef CONFIG_SYS_INIT_L3_VADDR +#define CONFIG_SYS_INIT_L3_ADDR \ + (CONFIG_SYS_INIT_L3_VADDR & ~0xFFF00000) | \ + 0xbff00000 +#else +#define CONFIG_SYS_INIT_L3_ADDR 0xbff00000 +#endif #endif #if defined(CONFIG_C29XPCIE) diff --git a/board/freescale/t104xrdb/t104x_pbi_sb.cfg b/board/freescale/t104xrdb/t104x_pbi_sb.cfg new file mode 100644 index 0000000..98dc8e4 --- /dev/null +++ b/board/freescale/t104xrdb/t104x_pbi_sb.cfg @@ -0,0 +1,38 @@ +#PBI commands +#Software Workaround for errata A-007662 to train PCIe2 controller in Gen2 speed +09250100 00000400 +09250108 00002000 +#Software Workaround for errata A-008007 to reset PVR register +09000010 0000000b +09000014 c0000000 +09000018 81d00017 +89020400 a1000000 +091380c0 000f0000 +89020400 00000000 +#Initialize CPC1 +09010000 00200400 +09138000 00000000 +091380c0 00000100 +#Configure CPC1 as 256KB SRAM +09010100 00000000 +09010104 bffc0007 +09010f00 081e000d +09010000 80000000 +#Configure LAW for CPC1 +09000cd0 00000000 +09000cd4 bffc0000 +09000cd8 81000011 +#Configure alternate space +09000010 00000000 +09000014 bf000000 +09000018 81000000 +#Configure SPI controller +09110000 80000403 +09110020 2d170008 +09110024 00100008 +09110028 00100008 +0911002c 00100008 +#Flush PBL data +091380c0 000FFFFF +090e0200 bffd0000 +091380c0 000FFFFF diff --git a/board/freescale/t104xrdb/tlb.c b/board/freescale/t104xrdb/tlb.c index 95c15aa..7c0511e 100644 --- a/board/freescale/t104xrdb/tlb.c +++ b/board/freescale/t104xrdb/tlb.c @@ -28,7 +28,8 @@ struct fsl_e_tlb_entry tlb_table[] = { /* TLB 1 */ /* *I*** - Covers boot page */ -#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR) +#if defined(CONFIG_SYS_RAMBOOT) && defined(CONFIG_SYS_INIT_L3_ADDR) && \ + !defined(CONFIG_SECURE_BOOT) /* * *I*G - L3SRAM. When L3 is used as 256K SRAM, the address of the * SRAM is at 0xfffc0000, it covered the 0xfffff000. @@ -36,6 +37,18 @@ struct fsl_e_tlb_entry tlb_table[] = { SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_ADDR, CONFIG_SYS_INIT_L3_ADDR, MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, 0, 0, BOOKE_PAGESZ_256K, 1), + +#elif defined(CONFIG_SECURE_BOOT) && defined(CONFIG_SPL_BUILD) + /* + * *I*G - L3SRAM. When L3 is used as 256K SRAM, in case of Secure Boot + * the physical address of the SRAM is at 0xbffc0000, + * and virtual address is 0xfffc0000 + */ + + SET_TLB_ENTRY(1, CONFIG_SYS_INIT_L3_VADDR, + CONFIG_SYS_INIT_L3_ADDR, + MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, + 0, 0, BOOKE_PAGESZ_256K, 1), #else SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000, MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, diff --git a/configs/T1042RDB_PI_NAND_SECURE_BOOT_defconfig b/configs/T1042RDB_PI_NAND_SECURE_BOOT_defconfig new file mode 100644 index 0000000..3074095 --- /dev/null +++ b/configs/T1042RDB_PI_NAND_SECURE_BOOT_defconfig @@ -0,0 +1,29 @@ +CONFIG_PPC=y +CONFIG_MPC85xx=y +CONFIG_TARGET_T104XRDB=y +CONFIG_SPL=y +CONFIG_FIT=y +CONFIG_FIT_VERBOSE=y +CONFIG_OF_BOARD_SETUP=y +CONFIG_OF_STDOUT_VIA_ALIAS=y +CONFIG_SYS_EXTRA_OPTIONS="PPC_T1042,T1042RDB_PI,RAMBOOT_PBL,SPL_FSL_PBL,NAND,SECURE_BOOT" +CONFIG_HUSH_PARSER=y +CONFIG_CMD_GREPENV=y +CONFIG_CMD_MMC=y +CONFIG_CMD_SF=y +CONFIG_CMD_I2C=y +CONFIG_CMD_USB=y +CONFIG_CMD_DHCP=y +CONFIG_CMD_MII=y +CONFIG_CMD_PING=y +CONFIG_CMD_EXT2=y +CONFIG_CMD_FAT=y +CONFIG_SPI_FLASH=y +CONFIG_SPI_FLASH_STMICRO=y +CONFIG_NETDEVICES=y +CONFIG_E1000=y +CONFIG_SYS_NS16550=y +CONFIG_FSL_ESPI=y +CONFIG_OF_LIBFDT=y +CONFIG_RSA=y +CONFIG_DM=y diff --git a/include/configs/T104xRDB.h b/include/configs/T104xRDB.h index ed3493b..544d23c 100644 --- a/include/configs/T104xRDB.h +++ b/include/configs/T104xRDB.h @@ -18,7 +18,14 @@ #include #ifdef CONFIG_RAMBOOT_PBL + +#ifndef CONFIG_SECURE_BOOT #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg +#else +#define CONFIG_SYS_FSL_PBL_PBI \ + $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg +#endif + #ifdef CONFIG_T1040RDB #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t104xrdb/t1040_rcw.cfg #endif @@ -62,7 +69,17 @@ $(SRCTREE)/board/freescale/t104xrdb/t1042d4_rcw.cfg #ifdef CONFIG_NAND #define CONFIG_SPL_NAND_SUPPORT +#ifdef CONFIG_SECURE_BOOT +#define CONFIG_U_BOOT_HDR_SIZE (16 << 10) +/* + * HDR would be appended at end of image and copied to DDR along + * with U-Boot image. + */ +#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \ + CONFIG_U_BOOT_HDR_SIZE) +#else #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10) +#endif #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10) @@ -161,6 +178,10 @@ $(SRCTREE)/board/freescale/t104xrdb/t1042d4_rcw.cfg #define CONFIG_ENV_SIZE 0x2000 #define CONFIG_ENV_OFFSET (512 * 0x800) #elif defined(CONFIG_NAND) +#ifdef CONFIG_SECURE_BOOT +#define CONFIG_RAMBOOT_NAND +#define CONFIG_BOOTSCRIPT_COPY_RAM +#endif #define CONFIG_SYS_EXTRA_ENV_RELOC #define CONFIG_ENV_IS_IN_NAND #define CONFIG_ENV_SIZE 0x2000 @@ -202,8 +223,14 @@ $(SRCTREE)/board/freescale/t104xrdb/t1042d4_rcw.cfg * Config the L3 Cache as L3 SRAM */ #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000 +/* + * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence + * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address + * (CONFIG_SYS_INIT_L3_VADDR) will be different. + */ +#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000 #define CONFIG_SYS_L3_SIZE 256 << 10 -#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024) +#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024) #ifdef CONFIG_RAMBOOT_PBL #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024) #endif