From patchwork Wed Apr 10 00:56:56 2019 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Vladimir Oltean X-Patchwork-Id: 1083019 X-Patchwork-Delegate: davem@davemloft.net Return-Path: X-Original-To: patchwork-incoming-netdev@ozlabs.org Delivered-To: patchwork-incoming-netdev@ozlabs.org Authentication-Results: ozlabs.org; spf=none (mailfrom) smtp.mailfrom=vger.kernel.org (client-ip=209.132.180.67; helo=vger.kernel.org; envelope-from=netdev-owner@vger.kernel.org; receiver=) Authentication-Results: ozlabs.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: ozlabs.org; dkim=pass (2048-bit key; unprotected) header.d=gmail.com header.i=@gmail.com header.b="aA8gXeHM"; dkim-atps=neutral Received: from vger.kernel.org (vger.kernel.org [209.132.180.67]) by ozlabs.org (Postfix) with ESMTP id 44f5PZ2NBsz9sTt for ; Wed, 10 Apr 2019 10:58:26 +1000 (AEST) Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1727179AbfDJA6T (ORCPT ); Tue, 9 Apr 2019 20:58:19 -0400 Received: from mail-wr1-f66.google.com ([209.85.221.66]:40670 "EHLO mail-wr1-f66.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1726937AbfDJA5n (ORCPT ); Tue, 9 Apr 2019 20:57:43 -0400 Received: by mail-wr1-f66.google.com with SMTP id h4so785208wre.7; Tue, 09 Apr 2019 17:57:42 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20161025; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=vLsDKfg0jRbn6GfiuxEsAKp5kPzLzpzyMLROQ+RKmwE=; b=aA8gXeHMFEmTauSfONUTY/QgI1d6L4w505CrJeqdmD4hOt1yikm7c2tHGvccYg23TE KxMbwsB/8/wmbH2Ot4eVLWHMchhOUnUYl+5CpCiw7rJVJWQMLs2RlpFLbXtZ6/G7ysU/ kqVuwrvo79gQYpSa6XpesjEl6z7LRCCSW67OxY5Xjh3iTsOkM+9q6wJue8A1cjnGBR0s ZAh890dtRZliwOMWBXfgDtBepds6KaR1IOVSU4AKn4Z0Qp6AJK6wJfvVjARIqKEcgvvQ 2xEPvOUjWxzRlxol+iBxThFTJG0UdIBGuyfXJRDYgOfZvxaHWZLeLfWCOxBeP9BBYOHF MiXg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=vLsDKfg0jRbn6GfiuxEsAKp5kPzLzpzyMLROQ+RKmwE=; b=f809wE+wuuWRMuNIDouNt2oPIuihlZAADyNDhFoK3qs4ZLYvl7BPJErz09+2SpRQjd CeGKHCvUTKFZq+ozZxoJlTt7O2HTjaGKNCjZswh2QOg2zD5kKXPBNu2l87NB16eWpAKn jTQ7LHzl8BMr0WvaDokUi9uBp54ec0YCRfHxTF7/gooi99TpwxTYOld4X+3vF1kXeIas ImWrmCIMIVYA1WNZ6jXgZHZ0DtwXwT/7FCPwl/uJcBnlpVe4Zd2rbSP873KX7rG1Y5TP 8Uw5Qq5/OlH7HauH9UvFDEwLqxWYv8EJqkbjiyjwtjkYyF82FWG0vknMk9LgLBqPRGbf op/Q== X-Gm-Message-State: APjAAAXbXmPZG13FlRU24UA1wMEw/QQCV9oCGwf7f2qscmilr2tpHErX 0ynkv82K9Uq56h81MEfbUUc= X-Google-Smtp-Source: APXvYqxJD2jmf9D6LKYFSPn6ogDpVrzO2calortEx7pq1lrX4T662Uo3I+ydTGeWX/xm/J3Pfu7eXQ== X-Received: by 2002:adf:f051:: with SMTP id t17mr4202435wro.73.1554857861772; Tue, 09 Apr 2019 17:57:41 -0700 (PDT) Received: from localhost.localdomain (5-12-225-227.residential.rdsnet.ro. [5.12.225.227]) by smtp.gmail.com with ESMTPSA id s16sm27448683wrw.58.2019.04.09.17.57.40 (version=TLS1_2 cipher=ECDHE-RSA-AES128-GCM-SHA256 bits=128/128); Tue, 09 Apr 2019 17:57:41 -0700 (PDT) From: Vladimir Oltean To: f.fainelli@gmail.com, vivien.didelot@gmail.com, andrew@lunn.ch, davem@davemloft.net Cc: netdev@vger.kernel.org, linux-kernel@vger.kernel.org, georg.waibel@sensor-technik.de, Vladimir Oltean Subject: [PATCH v2 net-next 18/22] net: dsa: sja1105: Error out if RGMII delays are requested in DT Date: Wed, 10 Apr 2019 03:56:56 +0300 Message-Id: <20190410005700.31582-19-olteanv@gmail.com> X-Mailer: git-send-email 2.17.1 In-Reply-To: <20190410005700.31582-1-olteanv@gmail.com> References: <20190410005700.31582-1-olteanv@gmail.com> Sender: netdev-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: netdev@vger.kernel.org Documentation/devicetree/bindings/net/ethernet.txt is confusing because it says what the MAC should not do, but not what it *should* do: * "rgmii-rxid" (RGMII with internal RX delay provided by the PHY, the MAC should not add an RX delay in this case) The gap in semantics is threefold: 1. Is it illegal for the MAC to apply the Rx internal delay by itself, and simplify the phy_mode (mask off "rgmii-rxid" into "rgmii") before passing it to of_phy_connect? The documentation would suggest yes. 1. For "rgmii-rxid", while the situation with the Rx clock skew is more or less clear (needs to be added by the PHY), what should the MAC driver do about the Tx delays? Is it an implicit wild card for the MAC to apply delays in the Tx direction if it can? What if those were already added as serpentine PCB traces, how could that be made more obvious through DT bindings so that the MAC doesn't attempt to add them twice and again potentially break the link? 3. If the interface is a fixed-link and therefore the PHY object is fixed (a purely software entity that obviously cannot add clock skew), what is the meaning of the above property? So an interpretation of the RGMII bindings was chosen that hopefully does not contradict their intention but also makes them more applied. The SJA1105 driver understands to act upon "rgmii-*id" phy-mode bindings if the port is in the PHY role (either explicitly, or if it is a fixed-link). Otherwise it always passes the duty of setting up delays to the PHY driver. The error behavior that this patch adds is required on SJA1105E/T where the MAC really cannot apply internal delays. If the other end of the fixed-link cannot apply RGMII delays either (this would be specified through its own DT bindings), then the situation requires PCB delays. For SJA1105P/Q/R/S, this is however hardware supported and the error is thus only temporary. I created a stub function pointer for configuring delays per-port on RXC and TXC, and will implement it when I have access to a board with this hardware setup. Meanwhile do not allow the user to select an invalid configuration. Signed-off-by: Vladimir Oltean Reviewed-by: Florian Fainelli --- Changes in v2: Patch is new. drivers/net/dsa/sja1105/sja1105.h | 3 ++ drivers/net/dsa/sja1105/sja1105_clocking.c | 7 ++++- drivers/net/dsa/sja1105/sja1105_main.c | 32 +++++++++++++++++++++- drivers/net/dsa/sja1105/sja1105_spi.c | 6 ++++ 4 files changed, 46 insertions(+), 2 deletions(-) diff --git a/drivers/net/dsa/sja1105/sja1105.h b/drivers/net/dsa/sja1105/sja1105.h index b7e745c0bb3a..3c16b991032c 100644 --- a/drivers/net/dsa/sja1105/sja1105.h +++ b/drivers/net/dsa/sja1105/sja1105.h @@ -22,6 +22,8 @@ struct sja1105_port { struct dsa_port *dp; + bool rgmii_rx_delay; + bool rgmii_tx_delay; struct work_struct xmit_work; struct sja1105_skb_ring xmit_ring; }; @@ -61,6 +63,7 @@ struct sja1105_info { const struct sja1105_table_ops *static_ops; const struct sja1105_regs *regs; int (*reset_cmd)(const void *ctx, const void *data); + int (*setup_rgmii_delay)(const void *ctx, int port, bool rx, bool tx); const char *name; }; diff --git a/drivers/net/dsa/sja1105/sja1105_clocking.c b/drivers/net/dsa/sja1105/sja1105_clocking.c index d40da3d52464..c02fec181676 100644 --- a/drivers/net/dsa/sja1105/sja1105_clocking.c +++ b/drivers/net/dsa/sja1105/sja1105_clocking.c @@ -432,7 +432,12 @@ static int rgmii_clocking_setup(struct sja1105_private *priv, int port) dev_err(dev, "Failed to configure Tx pad registers\n"); return rc; } - return 0; + if (!priv->info->setup_rgmii_delay) + return 0; + + return priv->info->setup_rgmii_delay(priv, port, + priv->ports[port].rgmii_rx_delay, + priv->ports[port].rgmii_tx_delay); } static int sja1105_cgu_rmii_ref_clk_config(struct sja1105_private *priv, diff --git a/drivers/net/dsa/sja1105/sja1105_main.c b/drivers/net/dsa/sja1105/sja1105_main.c index 322da6e6d2dc..04fdca788a87 100644 --- a/drivers/net/dsa/sja1105/sja1105_main.c +++ b/drivers/net/dsa/sja1105/sja1105_main.c @@ -555,6 +555,21 @@ static int sja1105_static_config_load(struct sja1105_private *priv, return sja1105_static_config_upload(priv); } +static void sja1105_parse_rgmii_delay(const struct sja1105_dt_port *in, + struct sja1105_port *out) +{ + if (in->role == XMII_MAC) + return; + + if (in->phy_mode == PHY_INTERFACE_MODE_RGMII_RXID || + in->phy_mode == PHY_INTERFACE_MODE_RGMII_ID) + out->rgmii_rx_delay = true; + + if (in->phy_mode == PHY_INTERFACE_MODE_RGMII_TXID || + in->phy_mode == PHY_INTERFACE_MODE_RGMII_ID) + out->rgmii_tx_delay = true; +} + static int sja1105_parse_ports_node(struct sja1105_private *priv, struct sja1105_dt_port *ports, struct device_node *ports_node) @@ -1318,13 +1333,28 @@ static int sja1105_setup(struct dsa_switch *ds) { struct sja1105_dt_port ports[SJA1105_NUM_PORTS]; struct sja1105_private *priv = ds->priv; - int rc; + int rc, i; rc = sja1105_parse_dt(priv, ports); if (rc < 0) { dev_err(ds->dev, "Failed to parse DT: %d\n", rc); return rc; } + + /* Error out early if internal delays are required through DT + * and we can't apply them. + */ + for (i = 0; i < SJA1105_NUM_PORTS; i++) { + sja1105_parse_rgmii_delay(&ports[i], &priv->ports[i]); + + if ((priv->ports[i].rgmii_rx_delay || + priv->ports[i].rgmii_tx_delay) && + !priv->info->setup_rgmii_delay) { + dev_err(ds->dev, "RGMII delay not supported\n"); + return -EINVAL; + } + } + /* Create and send configuration down to device */ rc = sja1105_static_config_load(priv, ports); if (rc < 0) { diff --git a/drivers/net/dsa/sja1105/sja1105_spi.c b/drivers/net/dsa/sja1105/sja1105_spi.c index 09cb28e9be20..e4ef4d8048b2 100644 --- a/drivers/net/dsa/sja1105/sja1105_spi.c +++ b/drivers/net/dsa/sja1105/sja1105_spi.c @@ -499,6 +499,7 @@ struct sja1105_info sja1105e_info = { .part_no = SJA1105ET_PART_NO, .static_ops = sja1105e_table_ops, .dyn_ops = sja1105et_dyn_ops, + .setup_rgmii_delay = NULL, .reset_cmd = sja1105et_reset_cmd, .regs = &sja1105et_regs, .name = "SJA1105E", @@ -508,6 +509,7 @@ struct sja1105_info sja1105t_info = { .part_no = SJA1105ET_PART_NO, .static_ops = sja1105t_table_ops, .dyn_ops = sja1105et_dyn_ops, + .setup_rgmii_delay = NULL, .reset_cmd = sja1105et_reset_cmd, .regs = &sja1105et_regs, .name = "SJA1105T", @@ -517,6 +519,7 @@ struct sja1105_info sja1105p_info = { .part_no = SJA1105P_PART_NO, .static_ops = sja1105p_table_ops, .dyn_ops = sja1105pqrs_dyn_ops, + .setup_rgmii_delay = NULL, .reset_cmd = sja1105pqrs_reset_cmd, .regs = &sja1105pqrs_regs, .name = "SJA1105P", @@ -526,6 +529,7 @@ struct sja1105_info sja1105q_info = { .part_no = SJA1105Q_PART_NO, .static_ops = sja1105q_table_ops, .dyn_ops = sja1105pqrs_dyn_ops, + .setup_rgmii_delay = NULL, .reset_cmd = sja1105pqrs_reset_cmd, .regs = &sja1105pqrs_regs, .name = "SJA1105Q", @@ -535,6 +539,7 @@ struct sja1105_info sja1105r_info = { .part_no = SJA1105R_PART_NO, .static_ops = sja1105r_table_ops, .dyn_ops = sja1105pqrs_dyn_ops, + .setup_rgmii_delay = NULL, .reset_cmd = sja1105pqrs_reset_cmd, .regs = &sja1105pqrs_regs, .name = "SJA1105R", @@ -545,6 +550,7 @@ struct sja1105_info sja1105s_info = { .static_ops = sja1105s_table_ops, .dyn_ops = sja1105pqrs_dyn_ops, .regs = &sja1105pqrs_regs, + .setup_rgmii_delay = NULL, .reset_cmd = sja1105pqrs_reset_cmd, .name = "SJA1105S", };