Message ID | 1461767701-12208-3-git-send-email-abrodkin@synopsys.com |
---|---|
State | New |
Headers | show |
On Wednesday 27 April 2016 08:05 PM, Alexey Brodkin wrote: > Allocation of a frame buffer memory in a special memory region > allows bypassing of so-called IO Coherency aperture > which is typically set as a range 0x8z-0xAz. > > I.e. all data traffic to PGU bypasses IO Coherency block > and saves its bandwidth for other peripherals. > > Even though for AXS101 (which sorts ARC770 CPU) IOC is not > an option for a sake of keeping one DT description for the > base-board (axs10x_mb.dtsi) we're still defining reserved > memory location in the very end of DDR. > > Signed-off-by: Alexey Brodkin <abrodkin@synopsys.com> > Cc: devicetree@vger.kernel.org > --- > arch/arc/boot/dts/axc001.dtsi | 20 +++++++++++++++++++- > arch/arc/boot/dts/axc003.dtsi | 14 ++++++++++++++ > arch/arc/boot/dts/axc003_idu.dtsi | 14 ++++++++++++++ > arch/arc/boot/dts/axs10x_mb.dtsi | 2 +- > 4 files changed, 48 insertions(+), 2 deletions(-) > > diff --git a/arch/arc/boot/dts/axc001.dtsi b/arch/arc/boot/dts/axc001.dtsi > index 420dcfd..ae6162d 100644 > --- a/arch/arc/boot/dts/axc001.dtsi > +++ b/arch/arc/boot/dts/axc001.dtsi > @@ -95,6 +95,24 @@ > #size-cells = <1>; > ranges = <0x00000000 0x80000000 0x40000000>; > device_type = "memory"; > - reg = <0x80000000 0x20000000>; /* 512MiB */ > + reg = <0x80000000 0x1f000000>; /* 512 - 16 MiB */ Is 16MB fixed size or is this a function of display resolution / density etc. > + }; > + > + reserved-memory { > + #address-cells = <1>; > + #size-cells = <1>; > + ranges; > + /* > + * We just move frame buffer area to the very end of > + * available DDR. And even though in case of ARC770 there's > + * no strict requirement for a frame-buffer to be in any > + * particular location it allows us to use the same > + * base board's DT node for ARC PGU as for ARc HS38. > + */ > + frame_buffer: frame_buffer@9f000000 { > + compatible = "shared-dma-pool"; > + reg = <0x9f000000 0x1000000>; > + no-map; > + }; > }; > }; > diff --git a/arch/arc/boot/dts/axc003.dtsi b/arch/arc/boot/dts/axc003.dtsi > index f90fadf..c7a95c2 100644 > --- a/arch/arc/boot/dts/axc003.dtsi > +++ b/arch/arc/boot/dts/axc003.dtsi > @@ -100,4 +100,18 @@ > device_type = "memory"; > reg = <0x80000000 0x20000000>; /* 512MiB */ > }; > + > + reserved-memory { > + #address-cells = <1>; > + #size-cells = <1>; > + ranges; > + /* > + * Move frame buffer out of IOC aperture (0x8z-0xAz). > + */ > + frame_buffer: frame_buffer@a0000000 { > + compatible = "shared-dma-pool"; > + reg = <0xa0000000 0x1000000>; Can this be made a bit more future safe. AXS103 has 1 GB of DDR while kernel currently only uses 512M. Once we increase that, this will need fixing too. Better to make this as far possible. Note that the IOC start alignment needs to follow max(4k, size). What will be maximum size of frame buffer - 16M always ! Same for the idu DT below ! > + no-map; > + }; > + }; > }; > diff --git a/arch/arc/boot/dts/axc003_idu.dtsi b/arch/arc/boot/dts/axc003_idu.dtsi > index 06a9f29..929ec8c 100644 > --- a/arch/arc/boot/dts/axc003_idu.dtsi > +++ b/arch/arc/boot/dts/axc003_idu.dtsi > @@ -123,4 +123,18 @@ > device_type = "memory"; > reg = <0x80000000 0x20000000>; /* 512MiB */ > }; > + > + reserved-memory { > + #address-cells = <1>; > + #size-cells = <1>; > + ranges; > + /* > + * Move frame buffer out of IOC aperture (0x8z-0xAz). > + */ > + frame_buffer: frame_buffer@a0000000 { > + compatible = "shared-dma-pool"; > + reg = <0xa0000000 0x1000000>; > + no-map; > + }; > + }; > }; > diff --git a/arch/arc/boot/dts/axs10x_mb.dtsi b/arch/arc/boot/dts/axs10x_mb.dtsi > index 823f15c..64b063d 100644 > --- a/arch/arc/boot/dts/axs10x_mb.dtsi > +++ b/arch/arc/boot/dts/axs10x_mb.dtsi > @@ -283,7 +283,7 @@ > encoder-slave = <&adv7511>; > clocks = <&pguclk>; > clock-names = "pxlclk"; > - > + memory-region = <&frame_buffer>; > port { > pgu_output: endpoint { > remote-endpoint = <&adv7511_input>; >
Hi Vineet, On Thu, 2016-04-28 at 09:56 +0530, Vineet Gupta wrote: [snip] > > > > diff --git a/arch/arc/boot/dts/axc001.dtsi b/arch/arc/boot/dts/axc001.dtsi > > index 420dcfd..ae6162d 100644 > > --- a/arch/arc/boot/dts/axc001.dtsi > > +++ b/arch/arc/boot/dts/axc001.dtsi > > @@ -95,6 +95,24 @@ > > #size-cells = <1>; > > ranges = <0x00000000 0x80000000 0x40000000>; > > device_type = "memory"; > > - reg = <0x80000000 0x20000000>; /* 512MiB */ > > + reg = <0x80000000 0x1f000000>; /* 512 - 16 MiB */ > Is 16MB fixed size or is this a function of display resolution / density etc. Indeed this value depends on screen resolution and bpp and double- or even tripple-buffering (once this becomes supported in the driver). So as of now the corner case would be 1920x1080, 16 bits per pixel which gives ~4Mb. Now if we add support of triple-buffering we'll need ~12Mb so I booked a little bit more - 16Mb. But now I recalled that we also support r8g8b8 mode and in this case 3 bytes are used for color encoding, which effectively gives ~6Mb for 1 FullHD frame. And for tripple-buffering we'll need > 18Mb, so probably we'll need to go for 24 or even 32 Mb. [snip] > > + > > + reserved-memory { > > + #address-cells = <1>; > > + #size-cells = <1>; > > + ranges; > > + /* > > + * Move frame buffer out of IOC aperture (0x8z-0xAz). > > + */ > > + frame_buffer: frame_buffer@bf000000 { > > + compatible = "shared-dma-pool"; > > + reg = <0xbf000000 0x1000000>; > Can this be made a bit more future safe. AXS103 has 1 GB of DDR while kernel > currently only uses 512M. Once we increase that, this will need fixing too. Better > to make this as far possible. Makes sense. Will move it to the very end of 1Gb. > Note that the IOC start alignment needs to follow > max(4k, size). What will be maximum size of frame buffer - 16M always ! What do you mean by that? -Alexey
On Thursday 28 April 2016 07:16 PM, Alexey Brodkin wrote: >> > Note that the IOC start alignment needs to follow >> > max(4k, size). What will be maximum size of frame buffer - 16M always ! > What do you mean by that? For HS38, we intend to bypass the frame buffer traffic from IOC port. So the frame buffer start needs to be inside the IOC aperture base address. That value can't be arbitrary - it is atleast 4K aligned value and further also needs to be aligned to the size of aperture. So if the size is 16M it needs to be 16M aligned etc... -Vineet
Hi Vineet, On Thu, 2016-04-28 at 19:26 +0530, Vineet Gupta wrote: > On Thursday 28 April 2016 07:16 PM, Alexey Brodkin wrote: > > > > > > > > > > > > > Note that the IOC start alignment needs to follow > > > > max(4k, size). What will be maximum size of frame buffer - 16M always ! > > What do you mean by that? > For HS38, we intend to bypass the frame buffer traffic from IOC port. So the frame > buffer start needs to be inside the IOC aperture base address. That value can't be > arbitrary - it is atleast 4K aligned value and further also needs to be aligned to > the size of aperture. So if the size is 16M it needs to be 16M aligned etc... The point is we want to put frame buffer memory OUTSIDE IOC aperture. So we allocate FB memory in the very end of DDR which is far away from IOC. And in that case IOC alignment issues are out of the question here. -Alexey
diff --git a/arch/arc/boot/dts/axc001.dtsi b/arch/arc/boot/dts/axc001.dtsi index 420dcfd..ae6162d 100644 --- a/arch/arc/boot/dts/axc001.dtsi +++ b/arch/arc/boot/dts/axc001.dtsi @@ -95,6 +95,24 @@ #size-cells = <1>; ranges = <0x00000000 0x80000000 0x40000000>; device_type = "memory"; - reg = <0x80000000 0x20000000>; /* 512MiB */ + reg = <0x80000000 0x1f000000>; /* 512 - 16 MiB */ + }; + + reserved-memory { + #address-cells = <1>; + #size-cells = <1>; + ranges; + /* + * We just move frame buffer area to the very end of + * available DDR. And even though in case of ARC770 there's + * no strict requirement for a frame-buffer to be in any + * particular location it allows us to use the same + * base board's DT node for ARC PGU as for ARc HS38. + */ + frame_buffer: frame_buffer@9f000000 { + compatible = "shared-dma-pool"; + reg = <0x9f000000 0x1000000>; + no-map; + }; }; }; diff --git a/arch/arc/boot/dts/axc003.dtsi b/arch/arc/boot/dts/axc003.dtsi index f90fadf..c7a95c2 100644 --- a/arch/arc/boot/dts/axc003.dtsi +++ b/arch/arc/boot/dts/axc003.dtsi @@ -100,4 +100,18 @@ device_type = "memory"; reg = <0x80000000 0x20000000>; /* 512MiB */ }; + + reserved-memory { + #address-cells = <1>; + #size-cells = <1>; + ranges; + /* + * Move frame buffer out of IOC aperture (0x8z-0xAz). + */ + frame_buffer: frame_buffer@a0000000 { + compatible = "shared-dma-pool"; + reg = <0xa0000000 0x1000000>; + no-map; + }; + }; }; diff --git a/arch/arc/boot/dts/axc003_idu.dtsi b/arch/arc/boot/dts/axc003_idu.dtsi index 06a9f29..929ec8c 100644 --- a/arch/arc/boot/dts/axc003_idu.dtsi +++ b/arch/arc/boot/dts/axc003_idu.dtsi @@ -123,4 +123,18 @@ device_type = "memory"; reg = <0x80000000 0x20000000>; /* 512MiB */ }; + + reserved-memory { + #address-cells = <1>; + #size-cells = <1>; + ranges; + /* + * Move frame buffer out of IOC aperture (0x8z-0xAz). + */ + frame_buffer: frame_buffer@a0000000 { + compatible = "shared-dma-pool"; + reg = <0xa0000000 0x1000000>; + no-map; + }; + }; }; diff --git a/arch/arc/boot/dts/axs10x_mb.dtsi b/arch/arc/boot/dts/axs10x_mb.dtsi index 823f15c..64b063d 100644 --- a/arch/arc/boot/dts/axs10x_mb.dtsi +++ b/arch/arc/boot/dts/axs10x_mb.dtsi @@ -283,7 +283,7 @@ encoder-slave = <&adv7511>; clocks = <&pguclk>; clock-names = "pxlclk"; - + memory-region = <&frame_buffer>; port { pgu_output: endpoint { remote-endpoint = <&adv7511_input>;
Allocation of a frame buffer memory in a special memory region allows bypassing of so-called IO Coherency aperture which is typically set as a range 0x8z-0xAz. I.e. all data traffic to PGU bypasses IO Coherency block and saves its bandwidth for other peripherals. Even though for AXS101 (which sorts ARC770 CPU) IOC is not an option for a sake of keeping one DT description for the base-board (axs10x_mb.dtsi) we're still defining reserved memory location in the very end of DDR. Signed-off-by: Alexey Brodkin <abrodkin@synopsys.com> Cc: devicetree@vger.kernel.org --- arch/arc/boot/dts/axc001.dtsi | 20 +++++++++++++++++++- arch/arc/boot/dts/axc003.dtsi | 14 ++++++++++++++ arch/arc/boot/dts/axc003_idu.dtsi | 14 ++++++++++++++ arch/arc/boot/dts/axs10x_mb.dtsi | 2 +- 4 files changed, 48 insertions(+), 2 deletions(-)