From patchwork Tue Aug 27 07:17:01 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: "Li, Pan2" X-Patchwork-Id: 1977187 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@legolas.ozlabs.org Authentication-Results: legolas.ozlabs.org; dkim=pass (2048-bit key; unprotected) header.d=intel.com header.i=@intel.com header.a=rsa-sha256 header.s=Intel header.b=F/1Fm9Ot; dkim-atps=neutral Authentication-Results: legolas.ozlabs.org; spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org (client-ip=2620:52:3:1:0:246e:9693:128c; helo=server2.sourceware.org; envelope-from=gcc-patches-bounces~incoming=patchwork.ozlabs.org@gcc.gnu.org; receiver=patchwork.ozlabs.org) Received: from server2.sourceware.org (server2.sourceware.org [IPv6:2620:52:3:1:0:246e:9693:128c]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature ECDSA (secp384r1) server-digest SHA384) (No client certificate requested) by legolas.ozlabs.org (Postfix) with ESMTPS id 4WtJmP3QXMz1yZd for ; Tue, 27 Aug 2024 17:18:13 +1000 (AEST) Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 50FB6385E827 for ; Tue, 27 Aug 2024 07:18:11 +0000 (GMT) X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from mgamail.intel.com (mgamail.intel.com [198.175.65.18]) by sourceware.org (Postfix) with ESMTPS id 26D343858C66 for ; Tue, 27 Aug 2024 07:17:42 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org 26D343858C66 Authentication-Results: sourceware.org; dmarc=pass (p=none dis=none) header.from=intel.com Authentication-Results: sourceware.org; spf=pass smtp.mailfrom=intel.com ARC-Filter: OpenARC Filter v1.0.0 sourceware.org 26D343858C66 Authentication-Results: server2.sourceware.org; arc=none smtp.remote-ip=198.175.65.18 ARC-Seal: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1724743066; cv=none; b=wajgIp5PJF7vwyOwc/e3spP/gjnodRrClJUnJhfvfCEdMuPQVJW3PwMie9xy8T63Fybt98wN6A0LFPtjarrL6hpfLp0HCFDMqbA8AiQypUytJnqzLDKTXaneGq+9dkWkbE5zflM5KC744NoqN0Y0rwBj7vmbffa8V8FUkQdTi8w= ARC-Message-Signature: i=1; a=rsa-sha256; d=sourceware.org; s=key; t=1724743066; c=relaxed/simple; bh=6rriRXQf2/EN5MNn0OjnTSMasvbYFyOokUQl6Yq+1Rk=; h=DKIM-Signature:From:To:Subject:Date:Message-ID:MIME-Version; b=KhbVLKBAwZADlSryoUgEXcA+zeQE8QWfRSdYl0E/xNpzvlVHYrC9/Bd0aILINxt3KW42KUE6hc29FNY9x0FK6RAeesBO7KwVw30GSLhazQaLW4+B53yD56ctwiEJhs/S4ePS8XRHv/ukRDWht9LXhFk7m8j5tf+3ZX1ZzczIbmQ= ARC-Authentication-Results: i=1; server2.sourceware.org DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1724743063; x=1756279063; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=6rriRXQf2/EN5MNn0OjnTSMasvbYFyOokUQl6Yq+1Rk=; b=F/1Fm9OtnXaf5w9Mm41CBYrIxl0qO3kgjqw7aEIizYSYtvORRU6A3lAT wX7fCNxgtR2VFWSrOxu3YZh7Wj4C0hsjJtNHRBWgdqhmbNcqwmZ61zoGC xjw9Hmw+Hcx9un8GnRxZ3VSX/ylJq1zMeUcGTz1M7vRsx9ANinF664ld/ WOQsCFgBFLCidlnF54+UZb3cYilsMvF02DtSBvxpgo3Wo/xMwGbvzRs58 /oiKt5+w9NLMc0kxsieBqh9UbyUmJXlSiVYbYgJeR50O+fT6BXf6EtmZO EKBayp6h8tTjyJNc6RKiOiaKul3gjU988ft1WYFZnuuz8mV4QdgJTqvOk g==; X-CSE-ConnectionGUID: wRIoTNSKQKmUg0fiXbUbVw== X-CSE-MsgGUID: S8FsbtmyS0adWWO4AOMrlA== X-IronPort-AV: E=McAfee;i="6700,10204,11176"; a="23356664" X-IronPort-AV: E=Sophos;i="6.10,179,1719903600"; d="scan'208";a="23356664" Received: from fmviesa008.fm.intel.com ([10.60.135.148]) by orvoesa110.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 27 Aug 2024 00:17:41 -0700 X-CSE-ConnectionGUID: R+ADDqVYRrynNNP+8NOMPw== X-CSE-MsgGUID: hsoas9liRtuRRxdgerJmPQ== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="6.10,179,1719903600"; d="scan'208";a="62751960" Received: from panli.sh.intel.com ([10.239.154.73]) by fmviesa008.fm.intel.com with ESMTP; 27 Aug 2024 00:17:37 -0700 From: pan2.li@intel.com To: gcc-patches@gcc.gnu.org Cc: juzhe.zhong@rivai.ai, kito.cheng@gmail.com, jeffreyalaw@gmail.com, rdapp.gcc@gmail.com, Pan Li Subject: [PATCH v1 2/2] RISC-V: Add testcases for unsigned scalar .SAT_SUB IMM form 4 Date: Tue, 27 Aug 2024 15:17:01 +0800 Message-ID: <20240827071701.1301268-2-pan2.li@intel.com> X-Mailer: git-send-email 2.43.0 In-Reply-To: <20240827071701.1301268-1-pan2.li@intel.com> References: <20240827071701.1301268-1-pan2.li@intel.com> MIME-Version: 1.0 X-Spam-Status: No, score=-11.1 required=5.0 tests=BAYES_00, DKIMWL_WL_HIGH, DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, DKIM_VALID_EF, GIT_PATCH_0, KAM_LOTSOFHASH, KAM_NUMSUBJECT, KAM_SHORT, SPF_HELO_NONE, SPF_NONE, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.30 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: gcc-patches-bounces~incoming=patchwork.ozlabs.org@gcc.gnu.org From: Pan Li This patch would like to add test cases for the unsigned scalar .SAT_SUB IMM form 4. Aka: Form 4: #define DEF_SAT_U_SUB_IMM_FMT_4(T, IMM) \ T __attribute__((noinline)) \ sat_u_sub_imm##IMM##_##T##_fmt_4 (T x) \ { \ return x > (T)IMM ? x - (T)IMM : 0; \ } DEF_SAT_U_SUB_IMM_FMT_4(uint64_t, 23) The below test is passed for this patch. * The rv64gcv regression test. gcc/testsuite/ChangeLog: * gcc.target/riscv/sat_arith.h: Add test helper macros. * gcc.target/riscv/sat_u_sub_imm-13.c: New test. * gcc.target/riscv/sat_u_sub_imm-13_1.c: New test. * gcc.target/riscv/sat_u_sub_imm-13_2.c: New test. * gcc.target/riscv/sat_u_sub_imm-14.c: New test. * gcc.target/riscv/sat_u_sub_imm-14_1.c: New test. * gcc.target/riscv/sat_u_sub_imm-14_2.c: New test. * gcc.target/riscv/sat_u_sub_imm-15.c: New test. * gcc.target/riscv/sat_u_sub_imm-15_1.c: New test. * gcc.target/riscv/sat_u_sub_imm-15_2.c: New test. * gcc.target/riscv/sat_u_sub_imm-16.c: New test. * gcc.target/riscv/sat_u_sub_imm-run-13.c: New test. * gcc.target/riscv/sat_u_sub_imm-run-14.c: New test. * gcc.target/riscv/sat_u_sub_imm-run-15.c: New test. * gcc.target/riscv/sat_u_sub_imm-run-16.c: New test. Signed-off-by: Pan Li --- gcc/testsuite/gcc.target/riscv/sat_arith.h | 9 +++ .../gcc.target/riscv/sat_u_sub_imm-13.c | 19 +++++++ .../gcc.target/riscv/sat_u_sub_imm-13_1.c | 19 +++++++ .../gcc.target/riscv/sat_u_sub_imm-13_2.c | 19 +++++++ .../gcc.target/riscv/sat_u_sub_imm-14.c | 20 +++++++ .../gcc.target/riscv/sat_u_sub_imm-14_1.c | 21 +++++++ .../gcc.target/riscv/sat_u_sub_imm-14_2.c | 22 ++++++++ .../gcc.target/riscv/sat_u_sub_imm-15.c | 19 +++++++ .../gcc.target/riscv/sat_u_sub_imm-15_1.c | 21 +++++++ .../gcc.target/riscv/sat_u_sub_imm-15_2.c | 22 ++++++++ .../gcc.target/riscv/sat_u_sub_imm-16.c | 18 ++++++ .../gcc.target/riscv/sat_u_sub_imm-run-13.c | 55 +++++++++++++++++++ .../gcc.target/riscv/sat_u_sub_imm-run-14.c | 55 +++++++++++++++++++ .../gcc.target/riscv/sat_u_sub_imm-run-15.c | 54 ++++++++++++++++++ .../gcc.target/riscv/sat_u_sub_imm-run-16.c | 48 ++++++++++++++++ 15 files changed, 421 insertions(+) create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13_1.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13_2.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14_1.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14_2.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15_1.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15_2.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-16.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-13.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-14.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-15.c create mode 100644 gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-16.c diff --git a/gcc/testsuite/gcc.target/riscv/sat_arith.h b/gcc/testsuite/gcc.target/riscv/sat_arith.h index b4339eb0dff..a899979904b 100644 --- a/gcc/testsuite/gcc.target/riscv/sat_arith.h +++ b/gcc/testsuite/gcc.target/riscv/sat_arith.h @@ -238,6 +238,13 @@ sat_u_sub_imm##IMM##_##T##_fmt_3 (T y) \ return (T)IMM > y ? (T)IMM - y : 0; \ } +#define DEF_SAT_U_SUB_IMM_FMT_4(T, IMM) \ +T __attribute__((noinline)) \ +sat_u_sub_imm##IMM##_##T##_fmt_4 (T x) \ +{ \ + return x > (T)IMM ? x - (T)IMM : 0; \ +} + #define RUN_SAT_U_SUB_FMT_1(T, x, y) sat_u_sub_##T##_fmt_1(x, y) #define RUN_SAT_U_SUB_FMT_2(T, x, y) sat_u_sub_##T##_fmt_2(x, y) #define RUN_SAT_U_SUB_FMT_3(T, x, y) sat_u_sub_##T##_fmt_3(x, y) @@ -257,6 +264,8 @@ sat_u_sub_imm##IMM##_##T##_fmt_3 (T y) \ if (sat_u_sub_imm##IMM##_##T##_fmt_2(x) != expect) __builtin_abort () #define RUN_SAT_U_SUB_IMM_FMT_3(T, IMM, y, expect) \ if (sat_u_sub_imm##IMM##_##T##_fmt_3(y) != expect) __builtin_abort () +#define RUN_SAT_U_SUB_IMM_FMT_4(T, x, IMM, expect) \ + if (sat_u_sub_imm##IMM##_##T##_fmt_4(x) != expect) __builtin_abort () /******************************************************************************/ /* Saturation Truncate (unsigned and signed) */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13.c new file mode 100644 index 00000000000..7dcbc3b1a12 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13.c @@ -0,0 +1,19 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm11_uint8_t_fmt_4: +** addi\s+[atx][0-9]+,\s*a0,\s*-11 +** sltiu\s+a0,\s*[atx][0-9]+,\s*11 +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** andi\s+a0,\s*a0,\s*0xff +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 11) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13_1.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13_1.c new file mode 100644 index 00000000000..ec902880e82 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13_1.c @@ -0,0 +1,19 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm128_uint8_t_fmt_4: +** addi\s+[atx][0-9]+,\s*a0,\s*-128 +** sltiu\s+a0,\s*[atx][0-9]+,\s*128 +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** andi\s+a0,\s*a0,\s*0xff +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 128) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13_2.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13_2.c new file mode 100644 index 00000000000..4fa33a702c1 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-13_2.c @@ -0,0 +1,19 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm253_uint8_t_fmt_4: +** addi\s+[atx][0-9]+,\s*a0,\s*-253 +** sltiu\s+a0,\s*[atx][0-9]+,\s*253 +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** andi\s+a0,\s*a0,\s*0xff +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 253) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14.c new file mode 100644 index 00000000000..45db6339b78 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14.c @@ -0,0 +1,20 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm6_uint16_t_fmt_4: +** addi\s+[atx][0-9]+,\s*a0,\s*-6 +** sltiu\s+a0,\s*[atx][0-9]+,\s*6 +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** slli\s+a0,\s*a0,\s*48 +** srli\s+a0,\s*a0,\s*48 +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 6) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14_1.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14_1.c new file mode 100644 index 00000000000..d8a35fe2dec --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14_1.c @@ -0,0 +1,21 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm32768_uint16_t_fmt_4: +** li\s+[atx][0-9]+,\s*32768 +** sub\s+[atx][0-9]+,\s*a0,\s*[atx][0-9]+ +** sltu\s+[atx][0-9]+,\s*[atx][0-9]+,\s*[atx][0-9]+ +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** slli\s+a0,\s*a0,\s*48 +** srli\s+a0,\s*a0,\s*48 +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 32768) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14_2.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14_2.c new file mode 100644 index 00000000000..35509f22f30 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-14_2.c @@ -0,0 +1,22 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm65533_uint16_t_fmt_4: +** li\s+[atx][0-9]+,\s*65536 +** addi\s+[atx][0-9]+,\s*[atx][0-9]+,\s*-3 +** sub\s+[atx][0-9]+,\s*a0,\s*[atx][0-9]+ +** sltu\s+[atx][0-9]+,\s*[atx][0-9]+,\s*[atx][0-9]+ +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** slli\s+a0,\s*a0,\s*48 +** srli\s+a0,\s*a0,\s*48 +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 65533) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15.c new file mode 100644 index 00000000000..7614dc885fb --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15.c @@ -0,0 +1,19 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm255_uint32_t_fmt_4: +** addi\s+[atx][0-9]+,\s*a0,\s*-255 +** sltiu\s+a0,\s*[atx][0-9]+,\s*255 +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** sext\.w\s+a0,\s*a0 +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_4(uint32_t, 255) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15_1.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15_1.c new file mode 100644 index 00000000000..c6b8e5ba3d4 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15_1.c @@ -0,0 +1,21 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm2147483648_uint32_t_fmt_2: +** li\s+[atx][0-9]+,\s*1 +** slli\s+[atx][0-9]+,\s*[atx][0-9]+,\s*31 +** sub\s+[atx][0-9]+,\s*a0,\s*[atx][0-9]+ +** sltu\s+[atx][0-9]+,\s*[atx][0-9]+,\s*[atx][0-9]+ +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** sext\.w\s+a0,\s*a0 +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_2(uint32_t, 2147483648) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15_2.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15_2.c new file mode 100644 index 00000000000..d3f94a10cf9 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-15_2.c @@ -0,0 +1,22 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm68719476732_uint32_t_fmt_2: +** li\s+[atx][0-9]+,\s*1 +** slli\s+[atx][0-9]+,\s*[atx][0-9]+,\s*32 +** addi\s+[atx][0-9]+,\s*[atx][0-9]+,\s*-4 +** sub\s+[atx][0-9]+,\s*a0,\s*[atx][0-9]+ +** sltu\s+[atx][0-9]+,\s*[atx][0-9]+,\s*[atx][0-9]+ +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** sext\.w\s+a0,\s*a0 +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_2(uint32_t, 68719476732) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-16.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-16.c new file mode 100644 index 00000000000..898349d4f66 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-16.c @@ -0,0 +1,18 @@ +/* { dg-do compile } */ +/* { dg-options "-march=rv64gc -mabi=lp64d -O3 -fdump-rtl-expand-details -fno-schedule-insns -fno-schedule-insns2" } */ +/* { dg-final { check-function-bodies "**" "" } } */ + +#include "sat_arith.h" + +/* +** sat_u_sub_imm82_uint64_t_fmt_2: +** addi\s+[atx][0-9]+,\s*[atx][0-9]+,\s*-82 +** sltiu\s+a0,\s*[atx][0-9]+,\s*82 +** addi\s+a0,\s*a0,\s*-1 +** and\s+a0,\s*a0,\s*[atx][0-9]+ +** ret +*/ + +DEF_SAT_U_SUB_IMM_FMT_2(uint64_t, 82) + +/* { dg-final { scan-rtl-dump-times ".SAT_SUB " 2 "expand" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-13.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-13.c new file mode 100644 index 00000000000..603f2eeab84 --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-13.c @@ -0,0 +1,55 @@ +/* { dg-do run { target { riscv_v } } } */ +/* { dg-additional-options "-std=c99" } */ + +#include "sat_arith.h" + +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 0) +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 2) +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 6) +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 129) +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 254) +DEF_SAT_U_SUB_IMM_FMT_4(uint8_t, 255) + +#define T uint8_t +#define RUN(T, op, imm, expect) RUN_SAT_U_SUB_IMM_FMT_4(T, op, imm, expect) + +T d[][3] = { + /* arg_0, arg_1, expect */ + { 0, 0, 0, }, + { 1, 0, 1, }, + { 1, 255, 0, }, + { 254, 254, 0, }, + { 254, 255, 0, }, + { 254, 2, 252, }, + { 255, 254, 1, }, + { 255, 0, 255, }, + { 5, 2, 3, }, + { 5, 6, 0, }, + { 127, 0, 127, }, + { 128, 129, 0, }, +}; + +int +main () +{ + RUN (T, d[0][0], 0, d[0][2]); + + RUN (T, d[1][0], 0, d[1][2]); + RUN (T, d[2][0], 255, d[2][2]); + + RUN (T, d[3][0], 254, d[3][2]); + RUN (T, d[4][0], 255, d[4][2]); + RUN (T, d[5][0], 2, d[5][2]); + + RUN (T, d[6][0], 254, d[6][2]); + RUN (T, d[7][0], 0, d[7][2]); + + RUN (T, d[8][0], 2, d[8][2]); + RUN (T, d[9][0], 6, d[9][2]); + + RUN (T, d[10][0], 0, d[10][2]); + + RUN (T, d[11][0], 129, d[11][2]); + + return 0; +} diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-14.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-14.c new file mode 100644 index 00000000000..610e02124cf --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-14.c @@ -0,0 +1,55 @@ +/* { dg-do run { target { riscv_v } } } */ +/* { dg-additional-options "-std=c99" } */ + +#include "sat_arith.h" + +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 0) +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 2) +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 6) +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 32767) +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 65534) +DEF_SAT_U_SUB_IMM_FMT_4(uint16_t, 65535) + +#define T uint16_t +#define RUN(T, op, imm, expect) RUN_SAT_U_SUB_IMM_FMT_4(T, op, imm, expect) + +T d[][3] = { + /* arg_0, arg_1, expect */ + { 0, 0, 0, }, + { 1, 0, 1, }, + { 1, 65535, 0, }, + { 65534, 65534, 0, }, + { 65534, 65535, 0, }, + { 65534, 2, 65532, }, + { 65535, 65534, 1, }, + { 65535, 0, 65535, }, + { 5, 2, 3, }, + { 5, 6, 0, }, + { 32767, 0, 32767, }, + { 32768, 32767, 1, }, +}; + +int +main () +{ + RUN (T, d[0][0], 0, d[0][2]); + + RUN (T, d[1][0], 0, d[1][2]); + RUN (T, d[2][0], 65535, d[2][2]); + + RUN (T, d[3][0], 65534, d[3][2]); + RUN (T, d[4][0], 65535, d[4][2]); + RUN (T, d[5][0], 2, d[5][2]); + + RUN (T, d[6][0], 65534, d[6][2]); + RUN (T, d[7][0], 0, d[7][2]); + + RUN (T, d[8][0], 2, d[8][2]); + RUN (T, d[9][0], 6, d[9][2]); + + RUN (T, d[10][0], 0, d[10][2]); + + RUN (T, d[11][0], 32767, d[11][2]); + + return 0; +} diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-15.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-15.c new file mode 100644 index 00000000000..1d9e0cbbbfc --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-15.c @@ -0,0 +1,54 @@ +/* { dg-do run { target { riscv_v } } } */ +/* { dg-additional-options "-std=c99" } */ + +#include "sat_arith.h" + +DEF_SAT_U_SUB_IMM_FMT_4(uint32_t, 0) +DEF_SAT_U_SUB_IMM_FMT_4(uint32_t, 2) +DEF_SAT_U_SUB_IMM_FMT_4(uint32_t, 6) +DEF_SAT_U_SUB_IMM_FMT_4(uint32_t, 2147483647) +DEF_SAT_U_SUB_IMM_FMT_4(uint32_t, 4294967294) +DEF_SAT_U_SUB_IMM_FMT_4(uint32_t, 4294967295) + +#define T uint32_t +#define RUN(T, op, imm, expect) RUN_SAT_U_SUB_IMM_FMT_4(T, op, imm, expect) + +T d[][3] = { + /* arg_0, arg_1, expect */ + { 0, 0, 0, }, + { 1, 0, 1, }, + { 1, 4294967295, 0, }, + { 4294967294, 4294967294, 0, }, + { 4294967294, 4294967295, 0, }, + { 4294967294, 2, 4294967292, }, + { 4294967295, 4294967294, 1, }, + { 4294967295, 0, 4294967295, }, + { 5, 2, 3, }, + { 5, 6, 0, }, + { 2147483647, 0, 2147483647, }, + { 2147483648, 2147483647, 1, }, +}; + +int +main () +{ + RUN (T, d[0][0], 0, d[0][2]); + + RUN (T, d[1][0], 0, d[1][2]); + RUN (T, d[2][0], 4294967295, d[2][2]); + + RUN (T, d[3][0], 4294967294, d[3][2]); + RUN (T, d[4][0], 4294967295, d[4][2]); + RUN (T, d[5][0], 2, d[5][2]); + + RUN (T, d[6][0], 4294967294, d[6][2]); + RUN (T, d[7][0], 0, d[7][2]); + + RUN (T, d[8][0], 2, d[8][2]); + RUN (T, d[9][0], 6, d[9][2]); + + RUN (T, d[10][0], 0, d[10][2]); + RUN (T, d[11][0], 2147483647, d[11][2]); + + return 0; +} diff --git a/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-16.c b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-16.c new file mode 100644 index 00000000000..f864a67220c --- /dev/null +++ b/gcc/testsuite/gcc.target/riscv/sat_u_sub_imm-run-16.c @@ -0,0 +1,48 @@ +/* { dg-do run { target { riscv_v } } } */ +/* { dg-additional-options "-std=c99" } */ + +#include "sat_arith.h" + +DEF_SAT_U_SUB_IMM_FMT_4(uint64_t, 0) +DEF_SAT_U_SUB_IMM_FMT_4(uint64_t, 2) +DEF_SAT_U_SUB_IMM_FMT_4(uint64_t, 6) +DEF_SAT_U_SUB_IMM_FMT_4(uint64_t, 18446744073709551614u) +DEF_SAT_U_SUB_IMM_FMT_4(uint64_t, 18446744073709551615u) + +#define T uint64_t +#define RUN(T, imm, op, expect) RUN_SAT_U_SUB_IMM_FMT_4(T, imm, op, expect) + +T d[][3] = { + /* arg_0, arg_1, expect */ + { 0, 0, 0, }, + { 1, 0, 1, }, + { 1, 18446744073709551615u, 0, }, + { 18446744073709551614u, 18446744073709551614u, 0, }, + { 18446744073709551614u, 18446744073709551615u, 0, }, + { 18446744073709551614u, 2, 18446744073709551612u, }, + { 18446744073709551615u, 18446744073709551614u, 1, }, + { 18446744073709551615u, 0, 18446744073709551615u, }, + { 5, 2, 3, }, + { 5, 6, 0, }, +}; + +int +main () +{ + RUN (T, d[0][0], 0, d[0][2]); + + RUN (T, d[1][0], 0, d[1][2]); + RUN (T, d[2][0], 18446744073709551615u, d[2][2]); + + RUN (T, d[3][0], 18446744073709551614u, d[3][2]); + RUN (T, d[4][0], 18446744073709551615u, d[4][2]); + RUN (T, d[5][0], 2, d[5][2]); + + RUN (T, d[6][0], 18446744073709551614u, d[6][2]); + RUN (T, d[7][0], 0, d[7][2]); + + RUN (T, d[8][0], 2, d[8][2]); + RUN (T, d[9][0], 6, d[9][2]); + + return 0; +}