From patchwork Tue Jul 11 09:13:49 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: "Liu, Hongtao" X-Patchwork-Id: 1806207 Return-Path: X-Original-To: incoming@patchwork.ozlabs.org Delivered-To: patchwork-incoming@legolas.ozlabs.org Authentication-Results: legolas.ozlabs.org; spf=pass (sender SPF authorized) smtp.mailfrom=gcc.gnu.org (client-ip=8.43.85.97; helo=server2.sourceware.org; envelope-from=gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org; receiver=) Authentication-Results: legolas.ozlabs.org; dkim=pass (1024-bit key; unprotected) header.d=gcc.gnu.org header.i=@gcc.gnu.org header.a=rsa-sha256 header.s=default header.b=PyVM3V/W; dkim-atps=neutral Received: from server2.sourceware.org (ip-8-43-85-97.sourceware.org [8.43.85.97]) (using TLSv1.3 with cipher TLS_AES_256_GCM_SHA384 (256/256 bits) key-exchange X25519 server-signature ECDSA (P-384) server-digest SHA384) (No client certificate requested) by legolas.ozlabs.org (Postfix) with ESMTPS id 4R0ZxJ2QRYz20b9 for ; Tue, 11 Jul 2023 19:16:20 +1000 (AEST) Received: from server2.sourceware.org (localhost [IPv6:::1]) by sourceware.org (Postfix) with ESMTP id 01531385735A for ; Tue, 11 Jul 2023 09:16:18 +0000 (GMT) DKIM-Filter: OpenDKIM Filter v2.11.0 sourceware.org 01531385735A DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gcc.gnu.org; s=default; t=1689066978; bh=rGSfAa/fOHcnu/xihlPSgGytYWaFpjYCzz2BeEZwjRI=; h=To:Cc:Subject:Date:List-Id:List-Unsubscribe:List-Archive: List-Post:List-Help:List-Subscribe:From:Reply-To:From; b=PyVM3V/WtEHqCMiTQiPl9j7FU8F3kVG0I2ysLQ10giXhESvs0sIOFXUZu/QdGM88b jGd/t++7EgkQASbLQDl9/VW/C3+pvyGoNMYittT2cY67VSqzMFGeJXDzSjvAyz/XOp t9x59qwmb1Dg+oHRua570x50PVirl0UMkyIdaiHs= X-Original-To: gcc-patches@gcc.gnu.org Delivered-To: gcc-patches@gcc.gnu.org Received: from mga01.intel.com (mga01.intel.com [192.55.52.88]) by sourceware.org (Postfix) with ESMTPS id BCB643858D20 for ; Tue, 11 Jul 2023 09:15:53 +0000 (GMT) DMARC-Filter: OpenDMARC Filter v1.4.2 sourceware.org BCB643858D20 X-IronPort-AV: E=McAfee;i="6600,9927,10767"; a="395354088" X-IronPort-AV: E=Sophos;i="6.01,196,1684825200"; d="scan'208";a="395354088" Received: from fmsmga004.fm.intel.com ([10.253.24.48]) by fmsmga101.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 11 Jul 2023 02:15:52 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10767"; a="791142670" X-IronPort-AV: E=Sophos;i="6.01,196,1684825200"; d="scan'208";a="791142670" Received: from shvmail03.sh.intel.com ([10.239.245.20]) by fmsmga004.fm.intel.com with ESMTP; 11 Jul 2023 02:15:50 -0700 Received: from shliclel4217.sh.intel.com (shliclel4217.sh.intel.com [10.239.240.127]) by shvmail03.sh.intel.com (Postfix) with ESMTP id D6C061007813; Tue, 11 Jul 2023 17:15:49 +0800 (CST) To: gcc-patches@gcc.gnu.org Cc: ubizjak@gmail.com Subject: [PATCH] Add peephole to eliminate redundant comparison after cmpccxadd. Date: Tue, 11 Jul 2023 17:13:49 +0800 Message-Id: <20230711091349.3376586-1-hongtao.liu@intel.com> X-Mailer: git-send-email 2.39.1.388.g2fc9e9ca3c MIME-Version: 1.0 X-Spam-Status: No, score=-11.9 required=5.0 tests=BAYES_00, DKIMWL_WL_HIGH, DKIM_SIGNED, DKIM_VALID, DKIM_VALID_AU, DKIM_VALID_EF, GIT_PATCH_0, KAM_SHORT, RCVD_IN_MSPIKE_H3, RCVD_IN_MSPIKE_WL, SPF_HELO_NONE, SPF_NONE, TXREP, T_SCC_BODY_TEXT_LINE autolearn=ham autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on server2.sourceware.org X-BeenThere: gcc-patches@gcc.gnu.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: Gcc-patches mailing list List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , X-Patchwork-Original-From: liuhongt via Gcc-patches From: "Liu, Hongtao" Reply-To: liuhongt Errors-To: gcc-patches-bounces+incoming=patchwork.ozlabs.org@gcc.gnu.org Sender: "Gcc-patches" Similar like we did for CMPXCHG, but extended to all ix86_comparison_int_operator since CMPCCXADD set EFLAGS exactly same as CMP. When operand order in CMP insn is same as that in CMPCCXADD, CMP insn can be eliminated directly. When operand order is swapped in CMP insn, only optimize cmpccxadd + cmpl + jcc/setcc to cmpccxadd + jcc/setcc when FLAGS_REG is dead after jcc/setcc plus adjusting code for jcc/setcc. gcc/ChangeLog: PR target/110591 * config/i386/sync.md (cmpccxadd_): Adjust the pattern to explicitly set FLAGS_REG like *cmp_1, also add extra 3 define_peephole2 after the pattern. gcc/testsuite/ChangeLog: * gcc.target/i386/pr110591.c: New test. * gcc.target/i386/pr110591-2.c: New test. --- gcc/config/i386/sync.md | 160 ++++++++++++++++++++- gcc/testsuite/gcc.target/i386/pr110591-2.c | 90 ++++++++++++ gcc/testsuite/gcc.target/i386/pr110591.c | 66 +++++++++ 3 files changed, 315 insertions(+), 1 deletion(-) create mode 100644 gcc/testsuite/gcc.target/i386/pr110591-2.c create mode 100644 gcc/testsuite/gcc.target/i386/pr110591.c diff --git a/gcc/config/i386/sync.md b/gcc/config/i386/sync.md index e1fa1504deb..e84226cf895 100644 --- a/gcc/config/i386/sync.md +++ b/gcc/config/i386/sync.md @@ -1093,7 +1093,9 @@ (define_insn "cmpccxadd_" UNSPECV_CMPCCXADD)) (set (match_dup 1) (unspec_volatile:SWI48x [(const_int 0)] UNSPECV_CMPCCXADD)) - (clobber (reg:CC FLAGS_REG))] + (set (reg:CC FLAGS_REG) + (compare:CC (match_dup 1) + (match_dup 2)))] "TARGET_CMPCCXADD && TARGET_64BIT" { char buf[128]; @@ -1105,3 +1107,159 @@ (define_insn "cmpccxadd_" output_asm_insn (buf, operands); return ""; }) + +(define_peephole2 + [(set (match_operand:SWI48x 0 "register_operand") + (match_operand:SWI48x 1 "x86_64_general_operand")) + (parallel [(set (match_dup 0) + (unspec_volatile:SWI48x + [(match_operand:SWI48x 2 "memory_operand") + (match_dup 0) + (match_operand:SWI48x 3 "register_operand") + (match_operand:SI 4 "const_int_operand")] + UNSPECV_CMPCCXADD)) + (set (match_dup 2) + (unspec_volatile:SWI48x [(const_int 0)] UNSPECV_CMPCCXADD)) + (set (reg:CC FLAGS_REG) + (compare:CC (match_dup 2) + (match_dup 0)))]) + (set (reg FLAGS_REG) + (compare (match_operand:SWI48x 5 "register_operand") + (match_operand:SWI48x 6 "x86_64_general_operand")))] + "TARGET_CMPCCXADD && TARGET_64BIT + && rtx_equal_p (operands[0], operands[5]) + && rtx_equal_p (operands[1], operands[6])" + [(set (match_dup 0) + (match_dup 1)) + (parallel [(set (match_dup 0) + (unspec_volatile:SWI48x + [(match_dup 2) + (match_dup 0) + (match_dup 3) + (match_dup 4)] + UNSPECV_CMPCCXADD)) + (set (match_dup 2) + (unspec_volatile:SWI48x [(const_int 0)] UNSPECV_CMPCCXADD)) + (set (reg:CC FLAGS_REG) + (compare:CC (match_dup 2) + (match_dup 0)))]) + (set (match_dup 7) + (match_op_dup 8 + [(match_dup 9) (const_int 0)]))]) + +(define_peephole2 + [(set (match_operand:SWI48x 0 "register_operand") + (match_operand:SWI48x 1 "x86_64_general_operand")) + (parallel [(set (match_dup 0) + (unspec_volatile:SWI48x + [(match_operand:SWI48x 2 "memory_operand") + (match_dup 0) + (match_operand:SWI48x 3 "register_operand") + (match_operand:SI 4 "const_int_operand")] + UNSPECV_CMPCCXADD)) + (set (match_dup 2) + (unspec_volatile:SWI48x [(const_int 0)] UNSPECV_CMPCCXADD)) + (set (reg:CC FLAGS_REG) + (compare:CC (match_dup 2) + (match_dup 0)))]) + (set (reg FLAGS_REG) + (compare (match_operand:SWI48x 5 "register_operand") + (match_operand:SWI48x 6 "x86_64_general_operand"))) + (set (match_operand:QI 7 "nonimmediate_operand") + (match_operator:QI 8 "ix86_comparison_int_operator" + [(reg FLAGS_REG) (const_int 0)]))] + "TARGET_CMPCCXADD && TARGET_64BIT + && rtx_equal_p (operands[0], operands[6]) + && rtx_equal_p (operands[1], operands[5]) + && peep2_regno_dead_p (4, FLAGS_REG)" + [(set (match_dup 0) + (match_dup 1)) + (parallel [(set (match_dup 0) + (unspec_volatile:SWI48x + [(match_dup 2) + (match_dup 0) + (match_dup 3) + (match_dup 4)] + UNSPECV_CMPCCXADD)) + (set (match_dup 2) + (unspec_volatile:SWI48x [(const_int 0)] UNSPECV_CMPCCXADD)) + (set (reg:CC FLAGS_REG) + (compare:CC (match_dup 2) + (match_dup 0)))]) + (set (match_dup 7) + (match_op_dup 8 + [(match_dup 9) (const_int 0)]))] +{ + operands[9] = gen_rtx_REG (GET_MODE (XEXP (operands[8], 0)), FLAGS_REG); + if (swap_condition (GET_CODE (operands[8])) != GET_CODE (operands[8])) + { + operands[8] = shallow_copy_rtx (operands[8]); + enum rtx_code ccode = swap_condition (GET_CODE (operands[8])); + PUT_CODE (operands[8], ccode); + operands[9] = gen_rtx_REG (SELECT_CC_MODE (ccode, + operands[6], + operands[5]), + FLAGS_REG); + } +}) + +(define_peephole2 + [(set (match_operand:SWI48x 0 "register_operand") + (match_operand:SWI48x 1 "x86_64_general_operand")) + (parallel [(set (match_dup 0) + (unspec_volatile:SWI48x + [(match_operand:SWI48x 2 "memory_operand") + (match_dup 0) + (match_operand:SWI48x 3 "register_operand") + (match_operand:SI 4 "const_int_operand")] + UNSPECV_CMPCCXADD)) + (set (match_dup 2) + (unspec_volatile:SWI48x [(const_int 0)] UNSPECV_CMPCCXADD)) + (set (reg:CC FLAGS_REG) + (compare:CC (match_dup 2) + (match_dup 0)))]) + (set (reg FLAGS_REG) + (compare (match_operand:SWI48x 5 "register_operand") + (match_operand:SWI48x 6 "x86_64_general_operand"))) + (set (pc) + (if_then_else (match_operator 7 "ix86_comparison_int_operator" + [(reg FLAGS_REG) (const_int 0)]) + (label_ref (match_operand 8)) + (pc)))] + "TARGET_CMPCCXADD && TARGET_64BIT + && rtx_equal_p (operands[0], operands[6]) + && rtx_equal_p (operands[1], operands[5]) + && peep2_regno_dead_p (4, FLAGS_REG)" + [(set (match_dup 0) + (match_dup 1)) + (parallel [(set (match_dup 0) + (unspec_volatile:SWI48x + [(match_dup 2) + (match_dup 0) + (match_dup 3) + (match_dup 4)] + UNSPECV_CMPCCXADD)) + (set (match_dup 2) + (unspec_volatile:SWI48x [(const_int 0)] UNSPECV_CMPCCXADD)) + (set (reg:CC FLAGS_REG) + (compare:CC (match_dup 2) + (match_dup 0)))]) + (set (pc) + (if_then_else + (match_op_dup 7 + [(match_dup 9) (const_int 0)]) + (label_ref (match_dup 8)) + (pc)))] +{ + operands[9] = gen_rtx_REG (GET_MODE (XEXP (operands[7], 0)), FLAGS_REG); + if (swap_condition (GET_CODE (operands[7])) != GET_CODE (operands[7])) + { + operands[7] = shallow_copy_rtx (operands[7]); + enum rtx_code ccode = swap_condition (GET_CODE (operands[7])); + PUT_CODE (operands[7], ccode); + operands[9] = gen_rtx_REG (SELECT_CC_MODE (ccode, + operands[6], + operands[5]), + FLAGS_REG); + } +}) diff --git a/gcc/testsuite/gcc.target/i386/pr110591-2.c b/gcc/testsuite/gcc.target/i386/pr110591-2.c new file mode 100644 index 00000000000..92ffdb97d62 --- /dev/null +++ b/gcc/testsuite/gcc.target/i386/pr110591-2.c @@ -0,0 +1,90 @@ +/* { dg-do compile { target { ! ia32 } } } */ +/* { dg-options "-mcmpccxadd -O2 -fno-if-conversion -fno-if-conversion2" } */ +/* { dg-final { scan-assembler-not {cmp[lq]?[ \t]+} } } */ +/* { dg-final { scan-assembler-times {cmpoxadd[ \t]+} 12 } } */ + +#include + +int foo_jg (int *ptr, int v) +{ + if (_cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) > v) + return 100; + return 200; +} + +int foo_jl (int *ptr, int v) +{ + if (_cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) < v) + return 300; + return 100; +} + +int foo_je(int *ptr, int v) +{ + if (_cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) == v) + return 123; + return 134; +} + +int foo_jne(int *ptr, int v) +{ + if (_cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) != v) + return 111; + return 12; +} + +int foo_jge(int *ptr, int v) +{ + if (_cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) >= v) + return 413; + return 23; +} + +int foo_jle(int *ptr, int v) +{ + if (_cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) <= v) + return 3141; + return 341; +} + +int fooq_jg (long long *ptr, long long v) +{ + if (_cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) > v) + return 123; + return 3; +} + +int fooq_jl (long long *ptr, long long v) +{ + if (_cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) < v) + return 313; + return 5; +} + +int fooq_je(long long *ptr, long long v) +{ + if (_cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) == v) + return 1313; + return 13; +} + +int fooq_jne(long long *ptr, long long v) +{ + if (_cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) != v) + return 1314; + return 132; +} + +int fooq_jge(long long *ptr, long long v) +{ + if (_cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) >= v) + return 14314; + return 434; +} + +int fooq_jle(long long *ptr, long long v) +{ + if (_cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) <= v) + return 14414; + return 43; +} diff --git a/gcc/testsuite/gcc.target/i386/pr110591.c b/gcc/testsuite/gcc.target/i386/pr110591.c new file mode 100644 index 00000000000..32a515b429e --- /dev/null +++ b/gcc/testsuite/gcc.target/i386/pr110591.c @@ -0,0 +1,66 @@ +/* { dg-do compile { target { ! ia32 } } } */ +/* { dg-options "-mcmpccxadd -O2" } */ +/* { dg-final { scan-assembler-not {cmp[lq]?[ \t]+} } } */ +/* { dg-final { scan-assembler-times {cmpoxadd[ \t]+} 12 } } */ + +#include + +_Bool foo_setg (int *ptr, int v) +{ + return _cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) > v; +} + +_Bool foo_setl (int *ptr, int v) +{ + return _cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) < v; +} + +_Bool foo_sete(int *ptr, int v) +{ + return _cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) == v; +} + +_Bool foo_setne(int *ptr, int v) +{ + return _cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) != v; +} + +_Bool foo_setge(int *ptr, int v) +{ + return _cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) >= v; +} + +_Bool foo_setle(int *ptr, int v) +{ + return _cmpccxadd_epi32(ptr, v, 1, _CMPCCX_O) <= v; +} + +_Bool fooq_setg (long long *ptr, long long v) +{ + return _cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) > v; +} + +_Bool fooq_setl (long long *ptr, long long v) +{ + return _cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) < v; +} + +_Bool fooq_sete(long long *ptr, long long v) +{ + return _cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) == v; +} + +_Bool fooq_setne(long long *ptr, long long v) +{ + return _cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) != v; +} + +_Bool fooq_setge(long long *ptr, long long v) +{ + return _cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) >= v; +} + +_Bool fooq_setle(long long *ptr, long long v) +{ + return _cmpccxadd_epi64(ptr, v, 1, _CMPCCX_O) <= v; +}