From patchwork Mon Apr 21 07:19:58 2014
Content-Type: text/plain; charset="utf-8"
MIME-Version: 1.0
Content-Transfer-Encoding: 7bit
X-Patchwork-Submitter: Xiubo Li
X-Patchwork-Id: 340605
Return-Path:
X-Original-To: incoming-dt@patchwork.ozlabs.org
Delivered-To: patchwork-incoming-dt@bilbo.ozlabs.org
Received: from vger.kernel.org (vger.kernel.org [209.132.180.67])
by ozlabs.org (Postfix) with ESMTP id 6F7701400CF
for ;
Mon, 21 Apr 2014 18:05:13 +1000 (EST)
Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand
id S1751676AbaDUIFM (ORCPT
);
Mon, 21 Apr 2014 04:05:12 -0400
Received: from [207.46.163.190] ([207.46.163.190]:35788 "EHLO
na01-bn1-obe.outbound.protection.outlook.com"
rhost-flags-FAIL-FAIL-OK-FAIL) by vger.kernel.org with ESMTP
id S1751409AbaDUIEG (ORCPT );
Mon, 21 Apr 2014 04:04:06 -0400
Received: from BL2PR03CA019.namprd03.prod.outlook.com (10.141.66.27) by
BL2PR03MB180.namprd03.prod.outlook.com (10.255.230.156) with
Microsoft SMTP
Server (TLS) id 15.0.921.12; Mon, 21 Apr 2014 08:03:45 +0000
Received: from BY2FFO11FD014.protection.gbl (2a01:111:f400:7c0c::118) by
BL2PR03CA019.outlook.office365.com (2a01:111:e400:c1b::27) with
Microsoft SMTP Server (TLS) id 15.0.921.12 via Frontend Transport;
Mon, 21 Apr 2014 08:03:45 +0000
Received: from az84smr01.freescale.net (192.88.158.246) by
BY2FFO11FD014.mail.protection.outlook.com (10.1.14.76) with Microsoft
SMTP Server (TLS) id 15.0.929.8 via Frontend Transport;
Mon, 21 Apr 2014 08:03:44 +0000
Received: from rock.ap.freescale.net (rock.ap.freescale.net [10.193.20.106])
by az84smr01.freescale.net (8.14.3/8.14.0) with ESMTP id
s3L83ZWZ029945; Mon, 21 Apr 2014 01:03:41 -0700
From: Xiubo Li
To: , ,
, ,
,
CC: , ,
, ,
Xiubo Li
Subject: [PATCH 1/3] clocksource: ftm: Add FlexTimer Module (FTM) Timer
devicetree Documentation
Date: Mon, 21 Apr 2014 15:19:58 +0800
Message-ID: <1398064800-27250-2-git-send-email-Li.Xiubo@freescale.com>
X-Mailer: git-send-email 1.8.0
In-Reply-To: <1398064800-27250-1-git-send-email-Li.Xiubo@freescale.com>
References: <1398064800-27250-1-git-send-email-Li.Xiubo@freescale.com>
X-EOPAttributedMessage: 0
X-Forefront-Antispam-Report: CIP:192.88.158.246; CTRY:US; IPV:NLI; EFV:NLI;
SFV:NSPM;
SFS:(10009001)(6009001)(428001)(189002)(199002)(76176999)(77096999)(99396002)(50466002)(79102001)(50986999)(62966002)(36756003)(19580405001)(83322001)(19580395003)(48376002)(80022001)(44976005)(77982001)(77156001)(6806004)(20776003)(80976001)(47776003)(87286001)(81542001)(81342001)(89996001)(74502001)(31966008)(74662001)(87936001)(50226001)(76482001)(83072002)(85852003)(2201001)(92566001)(86362001)(46102001)(4396001)(92726001);
DIR:OUT; SFP:1101; SCL:1; SRVR:BL2PR03MB180; H:az84smr01.freescale.net;
FPR:FA21FBFE.2D14D461.AF99F33.80DEF24B.2024A; MLV:sfv;
PTR:gate-az5.freescale.com; MX:1; A:1; LANG:en;
MIME-Version: 1.0
X-Forefront-PRVS: 0188D66E61
Received-SPF: None (: freescale.com does not designate permitted sender
hosts)
X-OriginatorOrg: freescale.com
Sender: devicetree-owner@vger.kernel.org
Precedence: bulk
List-ID:
X-Mailing-List: devicetree@vger.kernel.org
The FTM binding could be used on Vybrid and LS1+, add a binding
document for it.
Signed-off-by: Xiubo Li
Cc: Shawn Guo
Cc: Jingchang Lu
---
.../devicetree/bindings/timer/fsl,ftm-timer.txt | 31 ++++++++++++++++++++++
1 file changed, 31 insertions(+)
create mode 100644 Documentation/devicetree/bindings/timer/fsl,ftm-timer.txt
diff --git a/Documentation/devicetree/bindings/timer/fsl,ftm-timer.txt b/Documentation/devicetree/bindings/timer/fsl,ftm-timer.txt
new file mode 100644
index 0000000..aa8c402
--- /dev/null
+++ b/Documentation/devicetree/bindings/timer/fsl,ftm-timer.txt
@@ -0,0 +1,31 @@
+Freescale FlexTimer Module (FTM) Timer
+
+Required properties:
+
+- compatible : should be "fsl,ftm-timer"
+- reg : Specifies base physical address and size of the register sets for the
+ clock event device and clock source device.
+- interrupts : Should be the clock event device interrupt.
+- clocks : The clocks provided by the SoC to drive the timer, must contain an
+ entry for each entry in clock-names.
+- clock-names : Must include the following entries:
+ o "ftm-evt"
+ o "ftm-src"
+ o "ftm-evt-counter-en"
+ o "ftm-src-counter-en"
+- big-endian: One boolean property, the big endian mode will be in use if it is
+ present, or the little endian mode will be in use for all the device registers.
+
+Example:
+ftm: ftm@400b8000 {
+ compatible = "fsl,ftm-timer";
+ reg = <0x400b8000 0x1000 0x400b9000 0x1000>;
+ interrupts = <0 44 IRQ_TYPE_LEVEL_HIGH>;
+ clock-names = "ftm-evt", "ftm-src",
+ "ftm-evt-counter-en", "ftm-src-counter-en";
+ clocks = <&clks VF610_CLK_FTM2>,
+ <&clks VF610_CLK_FTM3>,
+ <&clks VF610_CLK_FTM2_EXT_FIX_EN>,
+ <&clks VF610_CLK_FTM3_EXT_FIX_EN>;
+ big-endian;
+};