Message ID | 20221123135531.23221-1-allen-kh.cheng@mediatek.com |
---|---|
Headers | show |
Series | Add some driver nodes for MT8186 SoC | expand |
On 23/11/2022 14:55, Allen-KH Cheng wrote: > Add power domains controller for mt8186 SoC. > > Signed-off-by: Allen-KH Cheng <allen-kh.cheng@mediatek.com> Applied for the next merge window. (v6.2-tmp/dts64 which will transform into v6.2-next/dts64 once v6.2-rc1 is released) Thanks > --- > arch/arm64/boot/dts/mediatek/mt8186.dtsi | 188 +++++++++++++++++++++++ > 1 file changed, 188 insertions(+) > > diff --git a/arch/arm64/boot/dts/mediatek/mt8186.dtsi b/arch/arm64/boot/dts/mediatek/mt8186.dtsi > index c326aeb33a10..2b03a342b8db 100644 > --- a/arch/arm64/boot/dts/mediatek/mt8186.dtsi > +++ b/arch/arm64/boot/dts/mediatek/mt8186.dtsi > @@ -332,6 +332,194 @@ > #interrupt-cells = <2>; > }; > > + scpsys: syscon@10006000 { > + compatible = "mediatek,mt8186-scpsys", "syscon", "simple-mfd"; > + reg = <0 0x10006000 0 0x1000>; > + > + /* System Power Manager */ > + spm: power-controller { > + compatible = "mediatek,mt8186-power-controller"; > + #address-cells = <1>; > + #size-cells = <0>; > + #power-domain-cells = <1>; > + > + /* power domain of the SoC */ > + mfg0: power-domain@MT8186_POWER_DOMAIN_MFG0 { > + reg = <MT8186_POWER_DOMAIN_MFG0>; > + clocks = <&topckgen CLK_TOP_MFG>; > + clock-names = "mfg00"; > + #address-cells = <1>; > + #size-cells = <0>; > + #power-domain-cells = <1>; > + > + power-domain@MT8186_POWER_DOMAIN_MFG1 { > + reg = <MT8186_POWER_DOMAIN_MFG1>; > + mediatek,infracfg = <&infracfg_ao>; > + #address-cells = <1>; > + #size-cells = <0>; > + #power-domain-cells = <1>; > + > + power-domain@MT8186_POWER_DOMAIN_MFG2 { > + reg = <MT8186_POWER_DOMAIN_MFG2>; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_MFG3 { > + reg = <MT8186_POWER_DOMAIN_MFG3>; > + #power-domain-cells = <0>; > + }; > + }; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_CSIRX_TOP { > + reg = <MT8186_POWER_DOMAIN_CSIRX_TOP>; > + clocks = <&topckgen CLK_TOP_SENINF>, > + <&topckgen CLK_TOP_SENINF1>; > + clock-names = "csirx_top0", "csirx_top1"; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_SSUSB { > + reg = <MT8186_POWER_DOMAIN_SSUSB>; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_SSUSB_P1 { > + reg = <MT8186_POWER_DOMAIN_SSUSB_P1>; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_ADSP_AO { > + reg = <MT8186_POWER_DOMAIN_ADSP_AO>; > + clocks = <&topckgen CLK_TOP_AUDIODSP>, > + <&topckgen CLK_TOP_ADSP_BUS>; > + clock-names = "audioadsp", "adsp_bus"; > + #address-cells = <1>; > + #size-cells = <0>; > + #power-domain-cells = <1>; > + > + power-domain@MT8186_POWER_DOMAIN_ADSP_INFRA { > + reg = <MT8186_POWER_DOMAIN_ADSP_INFRA>; > + #address-cells = <1>; > + #size-cells = <0>; > + #power-domain-cells = <1>; > + > + power-domain@MT8186_POWER_DOMAIN_ADSP_TOP { > + reg = <MT8186_POWER_DOMAIN_ADSP_TOP>; > + mediatek,infracfg = <&infracfg_ao>; > + #power-domain-cells = <0>; > + }; > + }; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_CONN_ON { > + reg = <MT8186_POWER_DOMAIN_CONN_ON>; > + mediatek,infracfg = <&infracfg_ao>; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_DIS { > + reg = <MT8186_POWER_DOMAIN_DIS>; > + clocks = <&topckgen CLK_TOP_DISP>, > + <&topckgen CLK_TOP_MDP>, > + <&mmsys CLK_MM_SMI_INFRA>, > + <&mmsys CLK_MM_SMI_COMMON>, > + <&mmsys CLK_MM_SMI_GALS>, > + <&mmsys CLK_MM_SMI_IOMMU>; > + clock-names = "disp", "mdp", "smi_infra", "smi_common", > + "smi_gals", "smi_iommu"; > + mediatek,infracfg = <&infracfg_ao>; > + #address-cells = <1>; > + #size-cells = <0>; > + #power-domain-cells = <1>; > + > + power-domain@MT8186_POWER_DOMAIN_VDEC { > + reg = <MT8186_POWER_DOMAIN_VDEC>; > + clocks = <&topckgen CLK_TOP_VDEC>, > + <&vdecsys CLK_VDEC_LARB1_CKEN>; > + clock-names = "vdec0", "larb"; > + mediatek,infracfg = <&infracfg_ao>; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_CAM { > + reg = <MT8186_POWER_DOMAIN_CAM>; > + clocks = <&topckgen CLK_TOP_CAM>, > + <&topckgen CLK_TOP_SENINF>, > + <&topckgen CLK_TOP_SENINF1>, > + <&topckgen CLK_TOP_SENINF2>, > + <&topckgen CLK_TOP_SENINF3>, > + <&topckgen CLK_TOP_CAMTM>, > + <&camsys CLK_CAM2MM_GALS>; > + clock-names = "cam-top", "cam0", "cam1", "cam2", > + "cam3", "cam-tm", "gals"; > + mediatek,infracfg = <&infracfg_ao>; > + #address-cells = <1>; > + #size-cells = <0>; > + #power-domain-cells = <1>; > + > + power-domain@MT8186_POWER_DOMAIN_CAM_RAWB { > + reg = <MT8186_POWER_DOMAIN_CAM_RAWB>; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_CAM_RAWA { > + reg = <MT8186_POWER_DOMAIN_CAM_RAWA>; > + #power-domain-cells = <0>; > + }; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_IMG { > + reg = <MT8186_POWER_DOMAIN_IMG>; > + clocks = <&topckgen CLK_TOP_IMG1>, > + <&imgsys1 CLK_IMG1_GALS_IMG1>; > + clock-names = "img-top", "gals"; > + mediatek,infracfg = <&infracfg_ao>; > + #address-cells = <1>; > + #size-cells = <0>; > + #power-domain-cells = <1>; > + > + power-domain@MT8186_POWER_DOMAIN_IMG2 { > + reg = <MT8186_POWER_DOMAIN_IMG2>; > + #power-domain-cells = <0>; > + }; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_IPE { > + reg = <MT8186_POWER_DOMAIN_IPE>; > + clocks = <&topckgen CLK_TOP_IPE>, > + <&ipesys CLK_IPE_LARB19>, > + <&ipesys CLK_IPE_LARB20>, > + <&ipesys CLK_IPE_SMI_SUBCOM>, > + <&ipesys CLK_IPE_GALS_IPE>; > + clock-names = "ipe-top", "ipe-larb0", "ipe-larb1", > + "ipe-smi", "ipe-gals"; > + mediatek,infracfg = <&infracfg_ao>; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_VENC { > + reg = <MT8186_POWER_DOMAIN_VENC>; > + clocks = <&topckgen CLK_TOP_VENC>, > + <&vencsys CLK_VENC_CKE1_VENC>; > + clock-names = "venc0", "larb"; > + mediatek,infracfg = <&infracfg_ao>; > + #power-domain-cells = <0>; > + }; > + > + power-domain@MT8186_POWER_DOMAIN_WPE { > + reg = <MT8186_POWER_DOMAIN_WPE>; > + clocks = <&topckgen CLK_TOP_WPE>, > + <&wpesys CLK_WPE_SMI_LARB8_CK_EN>, > + <&wpesys CLK_WPE_SMI_LARB8_PCLK_EN>; > + clock-names = "wpe0", "larb-ck", "larb-pclk"; > + mediatek,infracfg = <&infracfg_ao>; > + #power-domain-cells = <0>; > + }; > + }; > + }; > + }; > + > watchdog: watchdog@10007000 { > compatible = "mediatek,mt8186-wdt", > "mediatek,mt6589-wdt";
On 23/11/2022 14:55, Allen-KH Cheng wrote: > Add iommu and smi nodes for mt8186 SoC. > > Signed-off-by: Allen-KH Cheng <allen-kh.cheng@mediatek.com> Applied thanks! > --- > arch/arm64/boot/dts/mediatek/mt8186.dtsi | 173 +++++++++++++++++++++++ > 1 file changed, 173 insertions(+) > > diff --git a/arch/arm64/boot/dts/mediatek/mt8186.dtsi b/arch/arm64/boot/dts/mediatek/mt8186.dtsi > index 2b03a342b8db..c0481f0dc527 100644 > --- a/arch/arm64/boot/dts/mediatek/mt8186.dtsi > +++ b/arch/arm64/boot/dts/mediatek/mt8186.dtsi > @@ -7,6 +7,7 @@ > #include <dt-bindings/clock/mt8186-clk.h> > #include <dt-bindings/interrupt-controller/arm-gic.h> > #include <dt-bindings/interrupt-controller/irq.h> > +#include <dt-bindings/memory/mt8186-memory-port.h> > #include <dt-bindings/pinctrl/mt8186-pinfunc.h> > #include <dt-bindings/power/mt8186-power.h> > #include <dt-bindings/phy/phy.h> > @@ -947,24 +948,113 @@ > #reset-cells = <1>; > }; > > + smi_common: smi@14002000 { > + compatible = "mediatek,mt8186-smi-common"; > + reg = <0 0x14002000 0 0x1000>; > + clocks = <&mmsys CLK_MM_SMI_COMMON>, <&mmsys CLK_MM_SMI_COMMON>, > + <&mmsys CLK_MM_SMI_GALS>, <&mmsys CLK_MM_SMI_GALS>; > + clock-names = "apb", "smi", "gals0", "gals1"; > + power-domains = <&spm MT8186_POWER_DOMAIN_DIS>; > + }; > + > + larb0: smi@14003000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x14003000 0 0x1000>; > + clocks = <&mmsys CLK_MM_SMI_COMMON>, > + <&mmsys CLK_MM_SMI_COMMON>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <0>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_DIS>; > + }; > + > + larb1: smi@14004000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x14004000 0 0x1000>; > + clocks = <&mmsys CLK_MM_SMI_COMMON>, > + <&mmsys CLK_MM_SMI_COMMON>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <1>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_DIS>; > + }; > + > + iommu_mm: iommu@14016000 { > + compatible = "mediatek,mt8186-iommu-mm"; > + reg = <0 0x14016000 0 0x1000>; > + clocks = <&mmsys CLK_MM_SMI_IOMMU>; > + clock-names = "bclk"; > + interrupts = <GIC_SPI 313 IRQ_TYPE_LEVEL_HIGH 0>; > + mediatek,larbs = <&larb0 &larb1 &larb2 &larb4 > + &larb7 &larb8 &larb9 &larb11 > + &larb13 &larb14 &larb16 &larb17 > + &larb19 &larb20>; > + power-domains = <&spm MT8186_POWER_DOMAIN_DIS>; > + #iommu-cells = <1>; > + }; > + > wpesys: clock-controller@14020000 { > compatible = "mediatek,mt8186-wpesys"; > reg = <0 0x14020000 0 0x1000>; > #clock-cells = <1>; > }; > > + larb8: smi@14023000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x14023000 0 0x1000>; > + clocks = <&wpesys CLK_WPE_SMI_LARB8_CK_EN>, > + <&wpesys CLK_WPE_SMI_LARB8_CK_EN>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <8>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_WPE>; > + }; > + > imgsys1: clock-controller@15020000 { > compatible = "mediatek,mt8186-imgsys1"; > reg = <0 0x15020000 0 0x1000>; > #clock-cells = <1>; > }; > > + larb9: smi@1502e000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1502e000 0 0x1000>; > + clocks = <&imgsys1 CLK_IMG1_GALS_IMG1>, > + <&imgsys1 CLK_IMG1_LARB9_IMG1>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <9>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_IMG>; > + }; > + > imgsys2: clock-controller@15820000 { > compatible = "mediatek,mt8186-imgsys2"; > reg = <0 0x15820000 0 0x1000>; > #clock-cells = <1>; > }; > > + larb11: smi@1582e000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1582e000 0 0x1000>; > + clocks = <&imgsys1 CLK_IMG1_LARB9_IMG1>, > + <&imgsys2 CLK_IMG2_LARB9_IMG2>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <11>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_IMG2>; > + }; > + > + larb4: smi@1602e000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1602e000 0 0x1000>; > + clocks = <&vdecsys CLK_VDEC_LARB1_CKEN>, > + <&vdecsys CLK_VDEC_LARB1_CKEN>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <4>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_VDEC>; > + }; > + > vdecsys: clock-controller@1602f000 { > compatible = "mediatek,mt8186-vdecsys"; > reg = <0 0x1602f000 0 0x1000>; > @@ -977,12 +1067,65 @@ > #clock-cells = <1>; > }; > > + larb7: smi@17010000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x17010000 0 0x1000>; > + clocks = <&vencsys CLK_VENC_CKE1_VENC>, > + <&vencsys CLK_VENC_CKE1_VENC>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <7>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_VENC>; > + }; > + > camsys: clock-controller@1a000000 { > compatible = "mediatek,mt8186-camsys"; > reg = <0 0x1a000000 0 0x1000>; > #clock-cells = <1>; > }; > > + larb13: smi@1a001000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1a001000 0 0x1000>; > + clocks = <&camsys CLK_CAM2MM_GALS>, <&camsys CLK_CAM_LARB13>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <13>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_CAM>; > + }; > + > + larb14: smi@1a002000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1a002000 0 0x1000>; > + clocks = <&camsys CLK_CAM2MM_GALS>, <&camsys CLK_CAM_LARB14>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <14>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_CAM>; > + }; > + > + larb16: smi@1a00f000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1a00f000 0 0x1000>; > + clocks = <&camsys CLK_CAM_LARB14>, > + <&camsys_rawa CLK_CAM_RAWA_LARBX_RAWA>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <16>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_CAM_RAWA>; > + }; > + > + larb17: smi@1a010000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1a010000 0 0x1000>; > + clocks = <&camsys CLK_CAM_LARB13>, > + <&camsys_rawb CLK_CAM_RAWB_LARBX_RAWB>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <17>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_CAM_RAWB>; > + }; > + > camsys_rawa: clock-controller@1a04f000 { > compatible = "mediatek,mt8186-camsys_rawa"; > reg = <0 0x1a04f000 0 0x1000>; > @@ -1001,10 +1144,40 @@ > #clock-cells = <1>; > }; > > + larb2: smi@1b002000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1b002000 0 0x1000>; > + clocks = <&mdpsys CLK_MDP_SMI0>, <&mdpsys CLK_MDP_SMI0>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <2>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_DIS>; > + }; > + > ipesys: clock-controller@1c000000 { > compatible = "mediatek,mt8186-ipesys"; > reg = <0 0x1c000000 0 0x1000>; > #clock-cells = <1>; > }; > + > + larb20: smi@1c00f000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1c00f000 0 0x1000>; > + clocks = <&ipesys CLK_IPE_LARB20>, <&ipesys CLK_IPE_LARB20>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <20>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_IPE>; > + }; > + > + larb19: smi@1c10f000 { > + compatible = "mediatek,mt8186-smi-larb"; > + reg = <0 0x1c10f000 0 0x1000>; > + clocks = <&ipesys CLK_IPE_LARB19>, <&ipesys CLK_IPE_LARB19>; > + clock-names = "apb", "smi"; > + mediatek,larb-id = <19>; > + mediatek,smi = <&smi_common>; > + power-domains = <&spm MT8186_POWER_DOMAIN_IPE>; > + }; > }; > };
On 23/11/2022 14:55, Allen-KH Cheng wrote: > Add dsi node for mt8186 SoC. > > Signed-off-by: Allen-KH Cheng <allen-kh.cheng@mediatek.com> Applied, thanks! > --- > arch/arm64/boot/dts/mediatek/mt8186.dtsi | 19 +++++++++++++++++++ > 1 file changed, 19 insertions(+) > > diff --git a/arch/arm64/boot/dts/mediatek/mt8186.dtsi b/arch/arm64/boot/dts/mediatek/mt8186.dtsi > index c0481f0dc527..4a2f7ad3c6f0 100644 > --- a/arch/arm64/boot/dts/mediatek/mt8186.dtsi > +++ b/arch/arm64/boot/dts/mediatek/mt8186.dtsi > @@ -979,6 +979,25 @@ > power-domains = <&spm MT8186_POWER_DOMAIN_DIS>; > }; > > + dsi0: dsi@14013000 { > + compatible = "mediatek,mt8186-dsi"; > + reg = <0 0x14013000 0 0x1000>; > + clocks = <&mmsys CLK_MM_DSI0>, > + <&mmsys CLK_MM_DSI0_DSI_CK_DOMAIN>, > + <&mipi_tx0>; > + clock-names = "engine", "digital", "hs"; > + interrupts = <GIC_SPI 311 IRQ_TYPE_LEVEL_HIGH 0>; > + power-domains = <&spm MT8186_POWER_DOMAIN_DIS>; > + resets = <&mmsys MT8186_MMSYS_SW0_RST_B_DISP_DSI0>; > + phys = <&mipi_tx0>; > + phy-names = "dphy"; > + status = "disabled"; > + > + port { > + dsi_out: endpoint { }; > + }; > + }; > + > iommu_mm: iommu@14016000 { > compatible = "mediatek,mt8186-iommu-mm"; > reg = <0 0x14016000 0 0x1000>;