Message ID | 20230719084912.30209-1-ashok.reddy.soma@amd.com |
---|---|
State | Accepted |
Commit | 7a480fd995e279dd883b9e4e24741f9c71d66143 |
Delegated to: | Michal Simek |
Headers | show |
Series | clk: zynqmp: Add set_rate support for gem rx and tsu clks | expand |
On 7/19/23 10:49, Ashok Reddy Soma wrote: > gem0_rx till gem3_rx and gem_tsu are missing from set rate function. > Add them, so that they can be set from pmu firmware via clock framework. > > Signed-off-by: Ashok Reddy Soma <ashok.reddy.soma@amd.com> > --- > > drivers/clk/clk_zynqmp.c | 2 ++ > 1 file changed, 2 insertions(+) > > diff --git a/drivers/clk/clk_zynqmp.c b/drivers/clk/clk_zynqmp.c > index be0ee50e0e..27479391e1 100644 > --- a/drivers/clk/clk_zynqmp.c > +++ b/drivers/clk/clk_zynqmp.c > @@ -718,6 +718,8 @@ static ulong zynqmp_clk_set_rate(struct clk *clk, ulong rate) > switch (id) { > case gem0_ref ... gem3_ref: > case gem0_tx ... gem3_tx: > + case gem0_rx ... gem3_rx: > + case gem_tsu: > case qspi_ref ... can1_ref: > case usb0_bus_ref ... usb3_dual_ref: > return zynqmp_clk_set_peripheral_rate(priv, id, Applied. M
diff --git a/drivers/clk/clk_zynqmp.c b/drivers/clk/clk_zynqmp.c index be0ee50e0e..27479391e1 100644 --- a/drivers/clk/clk_zynqmp.c +++ b/drivers/clk/clk_zynqmp.c @@ -718,6 +718,8 @@ static ulong zynqmp_clk_set_rate(struct clk *clk, ulong rate) switch (id) { case gem0_ref ... gem3_ref: case gem0_tx ... gem3_tx: + case gem0_rx ... gem3_rx: + case gem_tsu: case qspi_ref ... can1_ref: case usb0_bus_ref ... usb3_dual_ref: return zynqmp_clk_set_peripheral_rate(priv, id,
gem0_rx till gem3_rx and gem_tsu are missing from set rate function. Add them, so that they can be set from pmu firmware via clock framework. Signed-off-by: Ashok Reddy Soma <ashok.reddy.soma@amd.com> --- drivers/clk/clk_zynqmp.c | 2 ++ 1 file changed, 2 insertions(+)