Message ID | a9aa27efe63c19753f3c74871205d78cf88cdb70.1603024480.git.baruch@tkos.co.il |
---|---|
State | Superseded |
Delegated to: | Stefan Roese |
Headers | show |
Series | mtd: pxa3xx_nand: add support for Armada 8k | expand |
On 18.10.20 14:56, Baruch Siach wrote: > From: Shmuel Hazan <shmuel.h@siklu.com> > > Based on Linux kernel commit fc256f5789cb ("mtd: nand: pxa3xx: enable > NAND controller if the SoC needs it"). This commit adds support for the > Armada 8040 nand controller. > > The kernel commit says this: > > Marvell recent SoCs like A7k/A8k do not boot with NAND flash > controller activated by default. Enabling the controller is a matter > of writing in a system controller register that may also be used for > other NAND related choices. > > Signed-off-by: Shmuel Hazan <shmuel.h@siklu.com> > Signed-off-by: Baruch Siach <baruch@tkos.co.il> Reviewed-by: Stefan Roese <sr@denx.de> Thanks, Stefan > --- > drivers/mtd/nand/raw/pxa3xx_nand.c | 50 ++++++++++++++++++++++++------ > 1 file changed, 41 insertions(+), 9 deletions(-) > > diff --git a/drivers/mtd/nand/raw/pxa3xx_nand.c b/drivers/mtd/nand/raw/pxa3xx_nand.c > index 635794b1691a..beaa290f7480 100644 > --- a/drivers/mtd/nand/raw/pxa3xx_nand.c > +++ b/drivers/mtd/nand/raw/pxa3xx_nand.c > @@ -22,6 +22,8 @@ > #include <linux/mtd/mtd.h> > #include <linux/mtd/rawnand.h> > #include <linux/types.h> > +#include <syscon.h> > +#include <regmap.h> > #include <dm/uclass.h> > #include <dm/read.h> > > @@ -119,6 +121,10 @@ DECLARE_GLOBAL_DATA_PTR; > #define EXT_CMD_TYPE_LAST_RW 1 /* Last naked read/write */ > #define EXT_CMD_TYPE_MONO 0 /* Monolithic read/write */ > > +/* System control register and bit to enable NAND on some SoCs */ > +#define GENCONF_SOC_DEVICE_MUX 0x208 > +#define GENCONF_SOC_DEVICE_MUX_NFC_EN BIT(0) > + > /* > * This should be large enough to read 'ONFI' and 'JEDEC'. > * Let's use 7 bytes, which is the maximum ID count supported > @@ -159,6 +165,7 @@ enum { > enum pxa3xx_nand_variant { > PXA3XX_NAND_VARIANT_PXA, > PXA3XX_NAND_VARIANT_ARMADA370, > + PXA3XX_NAND_VARIANT_ARMADA_8K, > }; > > struct pxa3xx_nand_host { > @@ -424,13 +431,16 @@ static const struct udevice_id pxa3xx_nand_dt_ids[] = { > .compatible = "marvell,mvebu-pxa3xx-nand", > .data = PXA3XX_NAND_VARIANT_ARMADA370, > }, > + { > + .compatible = "marvell,armada-8k-nand-controller", > + .data = PXA3XX_NAND_VARIANT_ARMADA_8K, > + }, > {} > }; > > -static enum pxa3xx_nand_variant pxa3xx_nand_get_variant(void) > +static enum pxa3xx_nand_variant pxa3xx_nand_get_variant(struct udevice *dev) > { > - /* We only support the Armada 370/XP/38x for now */ > - return PXA3XX_NAND_VARIANT_ARMADA370; > + return dev_get_driver_data(dev); > } > > static void pxa3xx_nand_set_timing(struct pxa3xx_nand_host *host, > @@ -707,7 +717,8 @@ static irqreturn_t pxa3xx_nand_irq(struct pxa3xx_nand_info *info) > info->retcode = ERR_UNCORERR; > if (status & NDSR_CORERR) { > info->retcode = ERR_CORERR; > - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 && > + if ((info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || > + info->variant == PXA3XX_NAND_VARIANT_ARMADA_8K) && > info->ecc_bch) > info->ecc_err_cnt = NDSR_ERR_CNT(status); > else > @@ -762,7 +773,8 @@ static irqreturn_t pxa3xx_nand_irq(struct pxa3xx_nand_info *info) > nand_writel(info, NDCB0, info->ndcb2); > > /* NDCB3 register is available in NFCv2 (Armada 370/XP SoC) */ > - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) > + if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || > + info->variant == PXA3XX_NAND_VARIANT_ARMADA_8K) > nand_writel(info, NDCB0, info->ndcb3); > } > > @@ -1676,7 +1688,8 @@ static int pxa3xx_nand_scan(struct mtd_info *mtd) > } > > /* Device detection must be done with ECC disabled */ > - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) > + if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || > + info->variant == PXA3XX_NAND_VARIANT_ARMADA_8K) > nand_writel(info, NDECCCTRL, 0x0); > > if (nand_scan_ident(mtd, 1, NULL)) > @@ -1726,7 +1739,8 @@ static int pxa3xx_nand_scan(struct mtd_info *mtd) > * (aka split) command handling, > */ > if (mtd->writesize > info->chunk_size) { > - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) { > + if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || > + info->variant == PXA3XX_NAND_VARIANT_ARMADA_8K) { > chip->cmdfunc = nand_cmdfunc_extended; > } else { > dev_err(mtd->dev, > @@ -1762,7 +1776,7 @@ static int pxa3xx_nand_scan(struct mtd_info *mtd) > return nand_scan_tail(mtd); > } > > -static int alloc_nand_resource(struct pxa3xx_nand_info *info) > +static int alloc_nand_resource(struct udevice *dev, struct pxa3xx_nand_info *info) > { > struct pxa3xx_nand_platform_data *pdata; > struct pxa3xx_nand_host *host; > @@ -1774,7 +1788,7 @@ static int alloc_nand_resource(struct pxa3xx_nand_info *info) > if (pdata->num_cs <= 0) > return -ENODEV; > > - info->variant = pxa3xx_nand_get_variant(); > + info->variant = pxa3xx_nand_get_variant(dev); > for (cs = 0; cs < pdata->num_cs; cs++) { > chip = (struct nand_chip *) > ((u8 *)&info[1] + sizeof(*host) * cs); > @@ -1810,6 +1824,24 @@ static int alloc_nand_resource(struct pxa3xx_nand_info *info) > /* initialize all interrupts to be disabled */ > disable_int(info, NDSR_MASK); > > + /* > + * Some SoCs like A7k/A8k need to enable manually the NAND > + * controller to avoid being bootloader dependent. This is done > + * through the use of a single bit in the System Functions registers. > + */ > + if (pxa3xx_nand_get_variant(dev) == PXA3XX_NAND_VARIANT_ARMADA_8K) { > + struct regmap *sysctrl_base = syscon_regmap_lookup_by_phandle( > + dev, "marvell,system-controller"); > + u32 reg; > + > + if (IS_ERR(sysctrl_base)) > + return PTR_ERR(sysctrl_base); > + > + regmap_read(sysctrl_base, GENCONF_SOC_DEVICE_MUX, ®); > + reg |= GENCONF_SOC_DEVICE_MUX_NFC_EN; > + regmap_write(sysctrl_base, GENCONF_SOC_DEVICE_MUX, reg); > + } > + > return 0; > } > > Viele Grüße, Stefan
diff --git a/drivers/mtd/nand/raw/pxa3xx_nand.c b/drivers/mtd/nand/raw/pxa3xx_nand.c index 635794b1691a..beaa290f7480 100644 --- a/drivers/mtd/nand/raw/pxa3xx_nand.c +++ b/drivers/mtd/nand/raw/pxa3xx_nand.c @@ -22,6 +22,8 @@ #include <linux/mtd/mtd.h> #include <linux/mtd/rawnand.h> #include <linux/types.h> +#include <syscon.h> +#include <regmap.h> #include <dm/uclass.h> #include <dm/read.h> @@ -119,6 +121,10 @@ DECLARE_GLOBAL_DATA_PTR; #define EXT_CMD_TYPE_LAST_RW 1 /* Last naked read/write */ #define EXT_CMD_TYPE_MONO 0 /* Monolithic read/write */ +/* System control register and bit to enable NAND on some SoCs */ +#define GENCONF_SOC_DEVICE_MUX 0x208 +#define GENCONF_SOC_DEVICE_MUX_NFC_EN BIT(0) + /* * This should be large enough to read 'ONFI' and 'JEDEC'. * Let's use 7 bytes, which is the maximum ID count supported @@ -159,6 +165,7 @@ enum { enum pxa3xx_nand_variant { PXA3XX_NAND_VARIANT_PXA, PXA3XX_NAND_VARIANT_ARMADA370, + PXA3XX_NAND_VARIANT_ARMADA_8K, }; struct pxa3xx_nand_host { @@ -424,13 +431,16 @@ static const struct udevice_id pxa3xx_nand_dt_ids[] = { .compatible = "marvell,mvebu-pxa3xx-nand", .data = PXA3XX_NAND_VARIANT_ARMADA370, }, + { + .compatible = "marvell,armada-8k-nand-controller", + .data = PXA3XX_NAND_VARIANT_ARMADA_8K, + }, {} }; -static enum pxa3xx_nand_variant pxa3xx_nand_get_variant(void) +static enum pxa3xx_nand_variant pxa3xx_nand_get_variant(struct udevice *dev) { - /* We only support the Armada 370/XP/38x for now */ - return PXA3XX_NAND_VARIANT_ARMADA370; + return dev_get_driver_data(dev); } static void pxa3xx_nand_set_timing(struct pxa3xx_nand_host *host, @@ -707,7 +717,8 @@ static irqreturn_t pxa3xx_nand_irq(struct pxa3xx_nand_info *info) info->retcode = ERR_UNCORERR; if (status & NDSR_CORERR) { info->retcode = ERR_CORERR; - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 && + if ((info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || + info->variant == PXA3XX_NAND_VARIANT_ARMADA_8K) && info->ecc_bch) info->ecc_err_cnt = NDSR_ERR_CNT(status); else @@ -762,7 +773,8 @@ static irqreturn_t pxa3xx_nand_irq(struct pxa3xx_nand_info *info) nand_writel(info, NDCB0, info->ndcb2); /* NDCB3 register is available in NFCv2 (Armada 370/XP SoC) */ - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) + if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || + info->variant == PXA3XX_NAND_VARIANT_ARMADA_8K) nand_writel(info, NDCB0, info->ndcb3); } @@ -1676,7 +1688,8 @@ static int pxa3xx_nand_scan(struct mtd_info *mtd) } /* Device detection must be done with ECC disabled */ - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) + if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || + info->variant == PXA3XX_NAND_VARIANT_ARMADA_8K) nand_writel(info, NDECCCTRL, 0x0); if (nand_scan_ident(mtd, 1, NULL)) @@ -1726,7 +1739,8 @@ static int pxa3xx_nand_scan(struct mtd_info *mtd) * (aka split) command handling, */ if (mtd->writesize > info->chunk_size) { - if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370) { + if (info->variant == PXA3XX_NAND_VARIANT_ARMADA370 || + info->variant == PXA3XX_NAND_VARIANT_ARMADA_8K) { chip->cmdfunc = nand_cmdfunc_extended; } else { dev_err(mtd->dev, @@ -1762,7 +1776,7 @@ static int pxa3xx_nand_scan(struct mtd_info *mtd) return nand_scan_tail(mtd); } -static int alloc_nand_resource(struct pxa3xx_nand_info *info) +static int alloc_nand_resource(struct udevice *dev, struct pxa3xx_nand_info *info) { struct pxa3xx_nand_platform_data *pdata; struct pxa3xx_nand_host *host; @@ -1774,7 +1788,7 @@ static int alloc_nand_resource(struct pxa3xx_nand_info *info) if (pdata->num_cs <= 0) return -ENODEV; - info->variant = pxa3xx_nand_get_variant(); + info->variant = pxa3xx_nand_get_variant(dev); for (cs = 0; cs < pdata->num_cs; cs++) { chip = (struct nand_chip *) ((u8 *)&info[1] + sizeof(*host) * cs); @@ -1810,6 +1824,24 @@ static int alloc_nand_resource(struct pxa3xx_nand_info *info) /* initialize all interrupts to be disabled */ disable_int(info, NDSR_MASK); + /* + * Some SoCs like A7k/A8k need to enable manually the NAND + * controller to avoid being bootloader dependent. This is done + * through the use of a single bit in the System Functions registers. + */ + if (pxa3xx_nand_get_variant(dev) == PXA3XX_NAND_VARIANT_ARMADA_8K) { + struct regmap *sysctrl_base = syscon_regmap_lookup_by_phandle( + dev, "marvell,system-controller"); + u32 reg; + + if (IS_ERR(sysctrl_base)) + return PTR_ERR(sysctrl_base); + + regmap_read(sysctrl_base, GENCONF_SOC_DEVICE_MUX, ®); + reg |= GENCONF_SOC_DEVICE_MUX_NFC_EN; + regmap_write(sysctrl_base, GENCONF_SOC_DEVICE_MUX, reg); + } + return 0; }